mc68hc705v12 Freescale Semiconductor, Inc, mc68hc705v12 Datasheet - Page 159

no-image

mc68hc705v12

Manufacturer Part Number
mc68hc705v12
Description
M68hc05-based Mcu Hc05 Freescale Semiconductor
Manufacturer
Freescale Semiconductor, Inc
Datasheet
MC68HC705V12
TRANSMITTER A
TRANSMITTER B
J1850 BUS
PASSIVE
PASSIVE
PASSIVE
ACTIVE
ACTIVE
ACTIVE
Rev. 3.0
Figure 14-12. J1850 VPW Bitwise Arbitrations
and arbitrate for the bus. If a CPU write to the BDR occurred after
104 • t
transmit, but will wait for the next IFS period to expire before attempting
to transmit the byte.
The variable pulse width modulation (VPW) symbols and J1850 bus
electrical characteristics are chosen carefully so that a logic 0 (active or
passive type) will always dominate over a logic 1 (active or passive type)
simultaneously transmitted. Hence, logic 0s are said to be dominant and
logic 1s are said to be recessive.
Whenever a node detects a dominant bit on BDRxD when it transmitted
a recessive bit, it loses arbitration and immediately stops transmitting.
This is known as bitwise arbitration.
Since a logic 0 dominates a logic 1, the message with the lowest value
will have the highest priority and will always win arbitration. For instance,
a message with priority 000 will win arbitration over a message with
priority 011.
This method of arbitration will work no matter how many bits of priority
encoding are contained in the message.
Freescale Semiconductor, Inc.
SOF
Byte Data Link Controller – Digital (BDLC–D)
For More Information On This Product,
BDLC
from the detection of the rising edge, then the BDLC will not
Go to: www.freescale.com
DATA
BIT 1
0
0
0
DATA
BIT 2
1
1
1
DATA
BIT 3
1
1
1
1
DATA
BIT 4
Byte Data Link Controller – Digital (BDLC–D)
0
0
DATA
BIT 5
0
0
TRANSMITTER A DETECTS
AN ACTIVE STATE ON
THE BUS AND STOPS
TRANSMITTING
TRANSMITTER B WINS
ARBITRATION AND
TRANSMITTING
CONTINUES
BDLC MUX Interface
Advance Information

Related parts for mc68hc705v12