rc28f320j3d75d Numonyx, rc28f320j3d75d Datasheet - Page 23

no-image

rc28f320j3d75d

Manufacturer Part Number
rc28f320j3d75d
Description
Manufacturer
Numonyx
Datasheet
Numonyx™ Embedded Flash Memory (J3 v. D)
7.0
Figure 9:
Figure 10: Timing Signal Name Decoder
Note:
7.1
Table 10: Read Operations (Sheet 1 of 2)
November 2007
308551-05
Address
Data - Read
Data - Write
Chip Enable (CE#)
Output Enable (OE#)
Write Enable (WE#)
Address Valid (ADV#)
Reset (RST#)
Clock (CLK)
WAIT
R1
#
t
AVAV
Sym
Signal
Timing Signal Naming Convention
AC Characteristics
Timing symbols used in the timing diagrams within this document conform to the
following convention:
Exceptions to this convention include tACC and tAPA. tACC is a generic timing symbol
that refers to the aggregate initial-access delay as determined by tAVQV, tELQV, and
tGLQV (whichever is satisfied last) of the flash device. tAPA is specified in the flash
device’s data sheet, and is the address-to-data delay for subsequent page-mode reads.
Read Specifications
Asynchronous Specifications V
Read/Write Cycle Time
Source Signal
Source State
A
Q
D
E
G
W
V
P
C
T
Parameter
t
Code
E
CC
= 2.7 V–3.6 V
L Q V
High
Low
High-Z
Low-Z
Valid
Invalid
128 Mbit
256 Mbit
Density
32 Mbit
64 Mbit
(3)
and V
State
Target State
Target Signal
Min
75
75
75
95
CCQ
= 2.7 V–3.6 V
Max
(3)
H
L
Z
X
V
I
Unit
ns
Code
Notes
1,2
1,2
1,2
1,2
Datasheet
23

Related parts for rc28f320j3d75d