m58bw016db STMicroelectronics, m58bw016db Datasheet - Page 18

no-image

m58bw016db

Manufacturer Part Number
m58bw016db
Description
16 Mbit 512kb X32, Boot Block, Burst 3v Supply Flash Memories
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m58bw016db7
Manufacturer:
ST
0
Part Number:
m58bw016db70T3
Manufacturer:
ST
Quantity:
6 975
Part Number:
m58bw016db70T3
Manufacturer:
ST
0
Part Number:
m58bw016db70T3F
Manufacturer:
ST
Quantity:
6 793
Part Number:
m58bw016db70T3F
Manufacturer:
POWER
Quantity:
1 355
Part Number:
m58bw016db70T3F
Manufacturer:
ST
0
Part Number:
m58bw016db70T3F
Manufacturer:
ST
Quantity:
20 000
Part Number:
m58bw016db70T3NS
Manufacturer:
ST
0
Part Number:
m58bw016db70T3NS
Manufacturer:
ST
Quantity:
17 246
Part Number:
m58bw016db70ZA3
Manufacturer:
ST
0
Part Number:
m58bw016db70ZA3F
Manufacturer:
STM
Quantity:
5 600
Part Number:
m58bw016db7T3TNS
Manufacturer:
ST
Quantity:
20 000
Part Number:
m58bw016db7T3TNS
Manufacturer:
ST
Quantity:
5 672
Part Number:
m58bw016db80T3
Manufacturer:
ST
Quantity:
6 784
Bus operations
3
3.1
3.1.1
3.1.2
18/70
Bus operations
Each bus operation that controls the memory is described in this section, see
Table 5
the Burst Configuration Register; the bits in this register are described at the end of this
section.
On power-up or after a hardware reset the memory defaults to Asynchronous Bus Read and
Asynchronous Bus Write, no other bus operation can be performed until the Burst Control
Register has been configured.
The electronic signature, CFI or Status Register will be read in asynchronous mode
regardless of the Burst Control Register settings.
Typically glitches of less than 5 ns on Chip Enable or Write Enable are ignored by the
memory and do not affect bus operations.
Asynchronous Bus operations
For asynchronous bus operations refer to
Asynchronous Bus Read
Asynchronous Bus Read operations read from the memory cells, or specific registers
(electronic signature, Status Register, CFI and Burst Configuration Register) in the
command interface. A valid bus operation involves setting the desired address on the
address inputs, applying a Low signal, V
Write Enable and Output Disable High, V
see
Read AC
Asynchronous Read is the default read mode which the device enters on power-up or on
return from Reset/Power-down.
Asynchronous Latch Controlled Bus Read
Asynchronous Latch Controlled Bus Read operations read from the memory cells or specific
registers in the command interface. The address is latched in the memory before the value
is output on the data bus, allowing the address to change during the cycle without affecting
the address that the memory uses.
A valid bus operation involves setting the desired address on the address inputs, setting
Chip Enable and Latch Enable Low, V
latched on the rising edge of Latch Enable. Once latched, the address inputs can change.
Set Output Enable Low, V
Asynchronous Latch Controlled Bus Read AC
Latch Controlled Bus Read AC
valid.
Note that, since the Latch Enable input is transparent when set Low, V
Read operations can be performed when the memory is configured for Asynchronous Latch
Enable bus operations by holding Latch Enable Low, V
Figure 8: Asynchronous Bus Read AC
and
characteristics, for details of when the output becomes valid.
Table 6
Bus operations, for a summary. The bus operation is selected through
IL
, to read the data on the Data inputs/outputs; see
M58BW016DT, M58BW016DB, M58BW016FT, M58BW016FB
characteristics, for details on when the output becomes
IL
and keeping Write Enable High, V
IL
IH
Table 4
, to Chip Enable and Output Enable and keeping
. The Data inputs/outputs will output the value,
waveforms, and
waveforms, and
together with the following text.
IL
throughout the bus operation.
Table 16: Asynchronous Bus
Table 17: Asynchronous
IL
, Asynchronous Bus
IH
; the address is
Figure 9:
Table
4,

Related parts for m58bw016db