ak4650 AKM Semiconductor, Inc., ak4650 Datasheet - Page 69

no-image

ak4650

Manufacturer Part Number
ak4650
Description
16bit 6 Codec With Mic/hp/spk-amp & Tsc
Manufacturer
AKM Semiconductor, Inc.
Datasheet
L
Note that AK4650 must be in cold reset at power on and RESETN must be “L” until master crystal clock becomes stable,
or cold reset must be done once after master clock is stable.
L
Note that both SDATAOUT and SYNC must be “L” at the rising edge of RESETN for cold reset.
The AK4650 initializes all registers including the Power-down Control Registers, BIT-CLK is reactivated and each
analog output except for HP-Amp is in Hi-Z state while RESETN pin is “L”.
At the rising edge of RESETN, the AK4650 starts the initialization of ADC and DAC, which takes 1028TS cycles. After
that, the AK4650 is ready for normal operation. At that time, VRA bit is its default value (“0”). Therefore, fs=48kHz and
TS=1/fs=20.83 s.
Status bit in the slot 0 is “0” (not ready) when the AK4650 is in RESET period (“L”) or in initialization process. After
initialization cycles, the status bit goes to “1” (ready).
MS0502-E-01
Power On
Cold Reset
SDATA_OUT= “L”
SDATA_OUT=”L”
SYNC= “L”
RESETN
BIT_CLK
RESETN
SYNC=”L”
BIT_CLK
Vdd
Figure 54. Cold Reset Timing
Figure 53. Power On Timing
Trst_low
Initialize Registers
start up crystal oscillation
- 69 -
Trst2clk
T
rst2clk
VIL
[AK4650]
2007/04

Related parts for ak4650