tmxf84622 ETC-unknow, tmxf84622 Datasheet

no-image

tmxf84622

Manufacturer Part Number
tmxf84622
Description
Tmxf84622 Mbits/s/622 Mbits/s Interface Sonet/sdh X84/x63 Ultramapper
Manufacturer
ETC-unknow
Datasheet
1 Features
SONET/SDH Interface
* Telecordia Technologies is a trademark of Telecordia Technolo-
† ANSI is a registered trademark of American National Standards
TMXF84622 155 Mbits/s/622 Mbits/s Interface
SONET/SDH x84/x63 Ultramapper
gies Inc.
Institute, Inc.
Versatile IC supports 622 Mbits/s/155 Mbits/s
SONET/SDH interface solutions for T3/E3, DS2,
T1/E1/J1, and DS0/E0/J0 applications.
Implementation supports both linear (1 + 1, unpro-
tected) and ring (UPSR) network topologies.
Provides full termination of up to 63 (21 x 3) E1,
84 (28 x 3) T1, or 84 (28 x 3) J1.
Low 3.3 V power supply.
–40 C to +85 °C industrial temperature range.
700-pin ball grid array (PBGA) package.
Complies with Telecordia Technologies*, ITU,
ANSI
253-CORE, GR-499, (ATT) TR-62411, ITU-T
G.707, G.704, G.706, G.783, G.962, G.964,
G.965, Q.542, T1.105, JT-G704, JT-G706, JT-
G707, JT-I431-a, ETS 300 417-1-1, ETS 300 011,
T1.107, T1.404.
Termination of a single 622 Mbits/s STS-12/STM-4
or single 155 Mbits/s STS-3/STM-1.
Built-in clock and data recovery circuit at
622 Mbits/s STS-12/STM-4 interface.
Supports overhead processing for all transport and
path overhead bytes.
Optional insertion and extraction of overhead bytes
via a serial transport overhead access channel.
Configurable as dedicated DCC channels.
Software controlled linear 1 + 1 protection via dedi-
cated interface to protection card.
Full path termination and SPE extraction/insertion.
SONET/SDH compliant condition and alarm
reporting.
Built-in diagnostic loopback modes.
8 kHz line frame synchronizing output.
, ETSI, and Japanese TTC standards: GR-
PDH Interfaces
STS/STM Pointer Interpreter
STS3 Serial Interconnect
VT Termination/Generation 84/63 (3x28/21)
6
Twenty-one framed or unframed DS1 or E1 inter-
faces.
Two additional protection
E1.
Interprets STS/AU/TU-3 pointers.
Synchronizes 8 kHz frame and 2 kHz superframe
to system-shelf-timing reference by setting the
transmit STS-3/STM-1 pointers to a fixed value
of 522
Monitors/terminates SPE path overhead.
Serial interface to mate devices.
4 Ultramapper devices, 3 configured as mate
devices, provide full termination of an STS-12/
STM-4. A 4 chip solution to terminate
336 DS1s/J1s or 252 E1s.
Supports TIM-V generation and termination for all
84/63 (3x28/21) VT/TU signals.
Synchronizes VT/TU SPE to system-shelf-timing
reference by setting the transmit VT/TU pointers to
fixed values for asynchronous mapping or by
dynamically changing the transmit VT/TU pointers
for byte synchronous mapping.
Fixed pointer generation in transmit side for asyn-
chronous mapping.
Dynamic pointer generation in transmit side for
byte-synchronous mapping.
DS3, 21 x DS2,
with an adjustable frame location.
Advance Data Sheet, Rev. 2
or 6
E3, 12 x E2.
channels for DS2/DS1/
July 2001

Related parts for tmxf84622

Related keywords