h8s-2158 Renesas Electronics Corporation., h8s-2158 Datasheet - Page 102

no-image

h8s-2158

Manufacturer Part Number
h8s-2158
Description
Renesas 16-bit Single-chip Microcomputer H8s Family/h8s/2100 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Section 2 CPU
2.8
The H8S/2000 CPU has five main processing states: the reset state, exception handling state,
program execution state, bus-released state, and program stop state. Figure 2.13 indicates the state
transitions.
Rev. 3.00 Jan 25, 2006 page 50 of 872
REJ09B0286-0300
Reset state
In this state the CPU and on-chip peripheral modules are all initialized and stopped. When the
RES input goes low, all current processing stops and the CPU enters the reset state. All
interrupts are masked in the reset state. Reset exception handling starts when the RES signal
changes from low to high. For details, see section 4, Exception Handling.
The reset state can also be entered by a watchdog timer overflow.
Exception-handling state
The exception-handling state is a transient state that occurs when the CPU alters the normal
processing flow due to an exception source, such as, a reset, trace, interrupt, or trap instruction.
The CPU fetches a start address (vector) from the exception vector table and branches to that
address. For further details, see section 4, Exception Handling.
Program execution state
In this state the CPU executes program instructions in sequence.
Bus-released state
In a product which has a bus master other than the CPU, such as a data transfer controller
(DTC) and a RAM-FIFO unit (RFU), the bus-released state occurs when the bus has been
released in response to a bus request from a bus master other than the CPU. While the bus is
released, the CPU halts operations.
Program stop state
This is a power-down state in which the CPU stops operating. The program stop state occurs
when a SLEEP instruction is executed or the CPU enters hardware standby mode. For details,
see section 27, Power-Down Modes.
Processing States

Related parts for h8s-2158