LSI53C875 LSI Logic, LSI53C875 Datasheet - Page 174
LSI53C875
Manufacturer Part Number
LSI53C875
Description
PCI to Ultra SCSI I/O Processor
Manufacturer
LSI Logic
Datasheet
1.LSI53C875.pdf
(314 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LSI53C875-160QFP
Manufacturer:
LSI
Quantity:
20 000
Company:
Part Number:
LSI53C875J
Manufacturer:
NS
Quantity:
4 490
Part Number:
LSI53C875J
Manufacturer:
LSILOGIC
Quantity:
20 000
- Current page: 174 of 314
- Download datasheet (3Mb)
5-58
UDC
RST
PAR
SCSI Operating Registers
Unexpected Disconnect
This bit is set when the LSI53C875 is operating in the
initiator mode and the target device unexpectedly
disconnects from the SCSI bus. This bit is only valid
when the LSI53C875 operates in the initiator mode.
When the LSI53C875 operates in low level mode, any
disconnect causes an interrupt, even a valid SCSI
disconnect. This bit is also set if a selection time-out
occurs (it may occur before, at the same time, or stacked
after the STO interrupt, since this is not considered an
expected disconnect).
SCSI RST/ Received
This bit is set when the LSI53C875 detects an active
SRST/ signal, whether the reset is generated external to
the chip or caused by the Assert SRST/ bit in the
Control One (SCNTL1)
logic is edge-sensitive, so that multiple interrupts are not
generated for a single assertion of the SRST/ signal.
Parity Error
This bit is set when the LSI53C875 detects a parity error
while receiving SCSI data. The Enable Parity Checking
bit (bit 3 in the
must be set for this bit to become active. The LSI53C875
always generates parity when sending SCSI data.
Data Overflow – writing too many bytes to the SCSI
FIFO, or the synchronous offset causes overwriting
the SCSI FIFO.
Offset Underflow – the LSI53C875 is operating in
target mode and a SACK/ pulse is received when the
outstanding offset is zero.
Offset Overflow – the other SCSI device sends a
SREQ/ or SACK/ pulse with data which exceeds the
maximum synchronous offset defined by the
Transfer (SXFER)
A phase change occurs with an outstanding
synchronous offset when the LSI53C875 is operating
as an initiator.
Residual data in the synchronous data FIFO – a
transfer other than synchronous data receive is
started with data left in the synchronous data FIFO.
SCSI Control Zero (SCNTL0)
register.
register. The SCSI reset detection
register)
SCSI
SCSI
2
1
0
Related parts for LSI53C875
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
LR33000 Self-Embedding Processor
Manufacturer:
LSI [LSI Computer Systems]
Datasheet:
Part Number:
Description:
LSI for 16 CH Multiplexing
Manufacturer:
Mitsubishi
Datasheet:
Part Number:
Description:
DVD Recorder System Processor
Manufacturer:
LSI Logic
Datasheet:
Part Number:
Description:
DVD Recorder System Processor
Manufacturer:
LSI Logic
Datasheet:
Part Number:
Description:
Servo / Video Decoder and System Processor
Manufacturer:
LSI Logic
Datasheet:
Part Number:
Description:
Mpeg-2 Audio/video Decoder
Manufacturer:
LSI Logic Corporation
Datasheet:
Part Number:
Description:
Satellite Decoder Technical Manual 5/97
Manufacturer:
LSI Logic Corporation
Datasheet:
Part Number:
Description:
Satellite Receiver
Manufacturer:
LSI Logic Corporation
Datasheet: