MC68HC708AS48 FREESCALE [Freescale Semiconductor, Inc], MC68HC708AS48 Datasheet - Page 117

no-image

MC68HC708AS48

Manufacturer Part Number
MC68HC708AS48
Description
Advance Information
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
8.7 Interrupts
MC68HC708AS48
MOTOROLA
NOTE:
NOTE:
Rev. 4.0
The multiplier select bits have built-in protection that prevents them from
being written when the PLL is on (PLLON = 1).
VRS[7:4] — VCO Range Select Bits
The VCO range select bits have built-in protection that prevents them
from being written when the PLL is on (PLLON = 1) and prevents
selection of the VCO clock as the source of the base clock (BCS = 1) if
the VCO range select bits are all clear.
The VCO range select bits must be programmed correctly. Incorrect
programming can result in failure of the PLL to achieve lock.
When the AUTO bit is set in the PLL bandwidth control register (PBWC),
the PLL can generate a CPU interrupt request every time the LOCK bit
changes state. The PLLIE bit in the PLL control register (PCTL) enables
CPU interrupts from the PLL. PLLF, the interrupt flag in the PCTL,
becomes set whether interrupts are enabled or not. When the AUTO bit
is clear, CPU interrupts from the PLL are disabled and PLLF reads as
logic 0.
Software should read the LOCK bit after a PLL interrupt request to see
if the request was due to an entry into lock or an exit from lock. When the
PLL enters lock, the VCO clock, CGMVCLK, divided by two can be
selected as the CGMOUT source by setting BCS in the PCTL. When the
PLL exits lock, the VCO clock frequency is corrupt, and appropriate
precautions should be taken. If the application is not frequency sensitive,
These read/write bits control the hardware center-of-range linear
multiplier L, which controls the hardware center-of-range frequency,
f
be written when the PLLON bit in the PLL control register (PCTL) is
set. (See
in the VCO range selects bits, disables the PLL, and clears the BCS
bit in the PCTL. (See
Special Programming Exceptions
initializes the bits to $6 to give a default range multiply value of 6.
VRS
, (see
Clock Generator Module (CGM)
8.4.2 Phase-Locked Loop Circuit
8.4.2.5 Special Programming
8.4.3 Base Clock Selector Circuit
for more information.) Reset
Exceptions.) A value of $0
Clock Generator Module (CGM)
(PLL).) VRS[7:4] cannot
Advance Information
and
Interrupts
8.4.2.5
117

Related parts for MC68HC708AS48