24LCS21A-/P MICROCHIP [Microchip Technology], 24LCS21A-/P Datasheet
24LCS21A-/P
Related parts for 24LCS21A-/P
24LCS21A-/P Summary of contents
Page 1
... VCLK pulses while the SCL pin is idle. The 24LCS21A also enables the user to write-protect the entire memory array using its write-protect pin. The 24LCS21A is available in a standard 8-pin PDIP and SOIC package in both commercial and industrial temperature ranges. DDC is a trademark of the Video Electronics Standards Assoc. ...
Page 2
... ELECTRICAL CHARACTERISTICS (†) Absolute Maximum Ratings V .............................................................................................................................................................................7.0V CC All inputs and outputs w.r.t. V ......................................................................................................... -0. Storage temperature ...............................................................................................................................-65°C to +150°C Ambient temperature with power applied ................................................................................................-65°C to +125°C ESD protection on all pins ......................................................................................................................................................≥ † NOTICE: Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device ...
Page 3
... Schmitt Trigger inputs which provide noise and specification for standard operation. I 24LCS21A Units Remarks kHz (Note 1) ns (Note 1) ns After this period the first clock pulse is generated ns Only relevant for repeated ...
Page 4
... FUNCTIONAL DESCRIPTION The 24LCS21A is designed to comply to the DDC ® Standard proposed by VESA (Figure 3-3) with the exception that it is not Access.bus™ capable. It oper- ates in two modes, the Transmit-Only mode and the Bidirectional mode. There is a separate 2-wire protocol to support each mode, each having a separate clock input but sharing a common data line (SDA) ...
Page 5
... The bus must be controlled by a master device that generates the Bidirectional mode clock (SCL), controls access to the bus and generates the Start and Stop conditions, while the 24LCS21A acts as the slave. Both master and slave can operate as transmitter or receiver, but the 2 C™ ...
Page 6
... VESA’s Display Data Channel (DDC) Standard Proposal ver. 2p rev. 0, used by permission of VESA. 2: The dash box and text “The 24LCS21A and... inside dash box.” are added by Microchip Technology Inc. 3: Vsync signal is normally used to derive a signal for VCLK pin on the 24LCS21A. ...
Page 7
... Note: Once switched into Bidirectional mode, the 24LCS21A will remain in that mode until power is removed. Removing power is the only way to reset the 24LCS21A into the Transmit-Only mode. 3.1.5 ACKNOWLEDGE Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte ...
Page 8
... After generating a Start condition, the bus master transmits the slave address consisting of a 7-bit device code (1010000) for the 24LCS21A. The eighth bit of slave address determines whether the master device wants to read or write to the 24LCS21A (Figure 3-7). The 24LCS21A monitors the bus for its corresponding slave address continuously ...
Page 9
... Page Write The write control byte, word address and the first data byte are transmitted to the 24LCS21A in the same way byte write. But instead of generating a Stop condition the master transmits up to eight data bytes to the 24LCS21A, which are temporarily stored in the on- chip page buffer and will be written into the memory after the master has transmitted a Stop condition ...
Page 10
... FIGURE 4-1: BYTE WRITE Bus Activity R Master T SDA Line S Bus Activity VCLK FIGURE 4-2: VCLK WRITE ENABLE TIMING SCL SDA IN VCLK T VHST DS21161G-page 10 Word Control Byte Address STA SU STO S T Data SPVL © 2005 Microchip Technology Inc. ...
Page 11
... Microchip Technology Inc. FIGURE 5-1: Write Command Initiate Write Cycle Send Control Byte Word Data Address Data ( 24LCS21A ACKNOWLEDGE POLLING FLOW Send Send Stop Condition to Send Start with R Did Device Acknowledge (ACK = 0)? Yes Next Operation ...
Page 12
... Address Pointer is set. Then the master issues the control byte again, but with the R/W bit set to a one. The 24LCS21A will then issue an acknowledge and transmits the 8-bit data word. The master will not acknowledge the transfer, but does generate a Stop condition and the 24LCS21A discontinues transmission (Figure 7-2) ...
Page 13
... Sequential Read Sequential reads are initiated in the same way as a random read except that after the 24LCS21A transmits the first data byte, the master issues an acknowledge as opposed to a Stop condition in a random read. This directs the 24LCS21A to transmit the next sequentially addressed 8-bit word (Figure 7-3) ...
Page 14
... WP This pin is used for flexible write protection of the 24LCS21A. When the last memory location (7Fh) is written with any data, this pin is enabled and determines the write capability of the 24LCS21A (Table 6-1). DS21161G-page 14 ...
Page 15
... APPENDIX A: REVISION HISTORY Revision F Corrections to Section 1.0, Electrical Characteristics. Revision G Revised Section 8.4; Added On-Line Support page. © 2005 Microchip Technology Inc. 24LCS21A DS21161G-page 15 ...
Page 16
... To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office PART NO. X /XX Device Temperature Package Range Device: 24LCS21A Dual Mode I2C Serial EEPROM 24LCS21AT Dual Mode I2C Serial EEPROM (Tape and Reel) Temperature Blank = 0°C to +70°C Range -40°C to +85°C ...
Page 17
... Customers representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://support.microchip.com 24LCS21A should contact their distributor, DS21161G-page 17 ...
Page 18
... Telephone: (_______) _________ - _________ Application (optional): Would you like a reply? Y Device: 24LCS21A Questions: 1. What are the best features of this document? 2. How does this document meet your hardware and software development needs you find the organization of this document easy to follow? If not, why? 4 ...
Page 19
... Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company’s quality system processes and procedures are for its PICmicro devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip’s quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ...
Page 20
W ORLDWIDE AMERICAS ASIA/PACIFIC Corporate Office Australia - Sydney 2355 West Chandler Blvd. Tel: 61-2-9868-6733 Chandler, AZ 85224-6199 Fax: 61-2-9868-6755 Tel: 480-792-7200 China - Beijing Fax: 480-792-7277 Tel: 86-10-8528-2100 Technical Support: Fax: 86-10-8528-2104 http://support.microchip.com China - Chengdu Web Address: Tel: ...