AT25080B ATMEL [ATMEL Corporation], AT25080B Datasheet - Page 10
AT25080B
Manufacturer Part Number
AT25080B
Description
SPI Serial EEPROMs 8K (1024 x 8) 16K (2048 x 8)
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
1.AT25080B.pdf
(22 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
AT25080B-MAHL-T
Manufacturer:
NXP
Quantity:
36 000
Part Number:
AT25080B-SSHL-T
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Company:
Part Number:
AT25080B-TH-B
Manufacturer:
ATMEL
Quantity:
4 185
Company:
Part Number:
AT25080B-XHL-T
Manufacturer:
ATMEL
Quantity:
930
Part Number:
AT25080B-XHL-T
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
3. Timing Diagrams
Figure 3-1.
10
SCK
SO
CS
SI
AT25080B/160B [Preliminary]
V
V
V
V
V
V
V
V
OH
OL
IH
IH
IH
IL
IL
IL
t
CSS
Synchronous Data Timing (for Mode 0)
HI-Z
A write instruction requires the following sequence. After the CS line is pulled low to select the
device, the WRITE op-code is transmitted via the SI line followed by the byte address (A15
and the data (D7
is brought high. The low-to-high transition of the CS pin must occur during the SCK low-time
immediately after clocking in the D0 (LSB) data bit.
The READY/BUSY status of the device can be determined by initiating a read status register
(RDSR) instruction. If Bit 0 = “1”, the write cycle is still in progress. If Bit 0 = “0”, the write cycle
has ended. Only the RDSR instruction is enabled during the write programming cycle.
The AT25080B/160B is capable of a 32-byte page write operation. After each byte of data is
received, the five low-order address bits are internally incremented by one; the high-order bits of
the address will remain constant. If more than 32 bytes of data are transmitted, the address
counter will roll over and the previously written data will be overwritten. The AT25080B/160B is
automatically returned to the write disable state at the completion of a write cycle.
NOTE: If the device is not write-enabled (WREN), the device will ignore the write instruction and
will return to the standby state, when CS is brought high. A new CS falling edge is required to
reinitiate the serial communication.
Table 2-6.
t
SU
Don’t Care Bits
Address
VALID IN
Address Key
A
N
–
D0) to be programmed (see
t
WH
t
H
t
WL
AT25080B
A
A
15
Table
t
9
V
–A
–A
0
10
2-6). Programming will start after the CS pin
t
HO
AT25160B
A
A
15
10
t
CSH
–A
–A
11
0
5228B–SEEPR–7/08
t
DIS
t
HI-Z
CS
–
A0)