AT89C5131-PLTIL ATMEL Corporation, AT89C5131-PLTIL Datasheet - Page 143

no-image

AT89C5131-PLTIL

Manufacturer Part Number
AT89C5131-PLTIL
Description
8-bit Flash Microcontroller with Full Speed USB Device
Manufacturer
ATMEL Corporation
Datasheet
4136B–USB–09/03
Table 101. UEPINT Register
UEPINT (S:F8h read-only)
USB Endpoint Interrupt Register
Reset Value = 00h
Bit Number
7
-
7
6
5
4
3
2
1
0
Mnemonic Description
EP6INT
EP6INT
EP5INT
EP4INT
EP3INT
EP2INT
EP1INT
EP0INT
Bit
6
-
Reserved
The value read from this bit is always 0. Do not set this bit.
Endpoint 6 Interrupt
This bit is set by hardware when an interrupt is triggered by the (see Table 96 on
page 139) and this endpoint interrupt is enabled by the UEPIEN Register
UEPIEN (S:C2h) USB Endpoint Interrupt Enable Register (see Figure 102 on
page 144).
This bit is cleared by software.
Endpoint 5 Interrupt
This bit is set by hardware when an interrupt is triggered by the (see Table 96 on
page 139) and this endpoint interrupt is enabled by the UEPIEN Register
UEPIEN (S:C2h) USB Endpoint Interrupt Enable Register (see Figure 102 on
page 144).
This bit is cleared by software.
Endpoint 4 Interrupt
This bit is set by hardware when an interrupt is triggered by the (see Table 96 on
page 139) and this endpoint interrupt is enabled by the UEPIEN Register
UEPIEN (S:C2h) USB Endpoint Interrupt Enable Register (see Figure 102 on
page 144).
This bit is cleared by software.
Endpoint 3 Interrupt
This bit is set by hardware when an interrupt is triggered by the (see Table 96 on
page 139) and this endpoint interrupt is enabled by the UEPIEN Register
UEPIEN (S:C2h) USB Endpoint Interrupt Enable Register (see Figure 102 on
page 144).
This bit is cleared by software.
Endpoint 2 Interrupt
This bit is set by hardware when an interrupt is triggered by the (see Table 96 on
page 139) and this endpoint interrupt is enabled by the UEPIEN Register
UEPIEN (S:C2h) USB Endpoint Interrupt Enable Register (see Figure 102 on
page 144).
This bit is cleared by software.
Endpoint 1 Interrupt
This bit is set by hardware when an interrupt is triggered by the (see Table 96 on
page 139) and this endpoint interrupt is enabled by the UEPIEN Register
UEPIEN (S:C2h) USB Endpoint Interrupt Enable Register (see Figure 102 on
page 144).
This bit is cleared by software.
Endpoint 0 Interrupt
This bit is set by hardware when an interrupt is triggered by the (see Table 96 on
page 139) and this endpoint interrupt is enabled by the UEPIEN Register
UEPIEN (S:C2h) USB Endpoint Interrupt Enable Register (see Figure 102 on
page 144).
This bit is cleared by software.
EP5INT
5
EP4INT
4
EP3INT
3
EP2INT
2
AT89C5131
EP1INT
1
EP0INT
0
143

Related parts for AT89C5131-PLTIL