24LC256 MicrochipTechnology, 24LC256 Datasheet - Page 7

no-image

24LC256

Manufacturer Part Number
24LC256
Description
256KI2CCMOSSerialEEPROM
Manufacturer
MicrochipTechnology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24LC256
Manufacturer:
MICREL/麦瑞
Quantity:
20 000
Part Number:
24LC256-E/MS
Manufacturer:
MCP
Quantity:
100
Part Number:
24LC256-E/MS
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24LC256-E/P
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24LC256-E/SM
Manufacturer:
MCP
Quantity:
366
Part Number:
24LC256-E/SM
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24LC256-E/SN
Manufacturer:
MICROCHIP
Quantity:
6 600
Part Number:
24LC256-E/SN
Manufacturer:
MICROCHIP
Quantity:
6 600
Part Number:
24LC256-E/SN
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
24LC256-E/ST
Manufacturer:
Microchip Technology
Quantity:
1 869
Company:
Part Number:
24LC256-I/SM
Quantity:
6 800
Part Number:
24LC256-I/SN
Manufacturer:
MIC
Quantity:
1 000
6.0
6.1
Following the start condition from the master, the
control code (four bits), the chip select (three bits), and
the R/W bit (which is a logic low) are clocked onto the
bus by the master transmitter. This indicates to the
addressed slave receiver that the address high byte will
follow after it has generated an acknowledge bit during
the ninth clock cycle. Therefore the next byte
transmitted by the master is the high-order byte of the
word address and will be written into the address
pointer of the 24xx256. The next byte is the least signif-
icant address byte. After receiving another acknowl-
edge signal from the 24xx256, the master device will
transmit the data word to be written into the addressed
memory location. The 24xx256 acknowledges again
and the master generates a stop condition. This ini-
tiates the internal write cycle, and, during this time, the
24xx256 will not generate acknowledge signals
(Figure 6-1). If an attempt is made to write to the array
with the WP pin held high, the device will acknowledge
the command but no write cycle will occur, no data will
be written, and the device will immediately accept a
new command. After a byte write command, the inter-
nal address counter will point to the address location
following the one that was just written.
FIGURE 6-1:
FIGURE 6-2:
1998 Microchip Technology Inc.
BUS ACTIVITY
MASTER
SDA LINE
BUS ACTIVITY
X = don’t care bit
WRITE OPERATIONS
Byte Write
BUS ACTIVITY
MASTER
SDA LINE
BUS ACTIVITY
X = don’t care bit
BYTE WRITE
PAGE WRITE
S
T
A
R
T
S 1 0 1 0
CONTROL
BYTE
A
2
S 1 0 1 0
A
S
T
A
R
T
1
A
0
0
CONTROL
A
C
K
BYTE
X
A
2
HIGH BYTE
ADDRESS
A
1
A
0
0
A
C
K
X
HIGH BYTE
ADDRESS
A
C
K
ADDRESS
LOW BYTE
6.2
The write control byte, word address, and the first data
byte are transmitted to the 24xx256 in the same way as
in a byte write. But instead of generating a stop condi-
tion, the master transmits up to 63 additional bytes,
which are temporarily stored in the on-chip page buffer
and will be written into memory after the master has
transmitted a stop condition. After receipt of each word,
the six lower address pointer bits are internally incre-
mented by one. If the master should transmit more than
64 bytes prior to generating the stop condition, the
address counter will roll over and the previously
received data will be overwritten. As with the byte write
operation, once the stop condition is received, an inter-
nal write cycle will begin (Figure 6-2). If an attempt is
made to write to the array with the WP pin held high, the
device will acknowledge the command but no write
cycle will occur, no data will be written, and the device
will immediately accept a new command subject to
T
6.3
The WP pin allows the user to write-protect the entire
array (0000-7FFF) when the pin is tied to V
V
WP pin is sampled at the STOP bit for every write com-
mand (Figure 1-1) Toggling the WP pin after the STOP
bit will have no effect on the execution of the write cycle.
BUF
SS
A
C
K
or left floating, the write protection is disabled. The
.
24AA256/24LC256
ADDRESS
LOW BYTE
Page Write
Write Protection
A
C
K
DATA BYTE 0
A
C
K
A
C
K
DATA
DATA BYTE 63
DS21203C-page 7
A
C
K
S
T
O
P
P
CC
. If tied to
A
C
K
S
T
O
P
P

Related parts for 24LC256