EDD5116AGTA-6B-E Elpida Memory, Inc., EDD5116AGTA-6B-E Datasheet

no-image

EDD5116AGTA-6B-E

Manufacturer Part Number
EDD5116AGTA-6B-E
Description
DDR 32Mx16, 333MHz, TSOP66, lead-free
Manufacturer
Elpida Memory, Inc.
Datasheets

Specifications of EDD5116AGTA-6B-E

Package
Tray/TW
Unit
540
Date_code
0849+

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EDD5116AGTA-6B-E
Manufacturer:
ELPIDA
Quantity:
17 580
Part Number:
EDD5116AGTA-6B-E
Manufacturer:
HITTITE
Quantity:
5 000
Part Number:
EDD5116AGTA-6B-E
Manufacturer:
ELPIDA
Quantity:
1 000
Part Number:
EDD5116AGTA-6B-E
Manufacturer:
ELPIDA
Quantity:
1 000
Part Number:
EDD5116AGTA-6B-E
Manufacturer:
ELPRDA
Quantity:
1 000
Part Number:
EDD5116AGTA-6B-E
Manufacturer:
ELPIDA
Quantity:
1 000
Part Number:
EDD5116AGTA-6B-E
Manufacturer:
ELPRDA
Quantity:
20 000
Company:
Part Number:
EDD5116AGTA-6B-E
Quantity:
378
Specifications
• Density: 512M bits
• Organization
⎯ 16M words × 8 bits × 4 banks (EDD5108AGTA)
⎯ 8M words × 16 bits × 4 banks (EDD5116AGTA)
• Package: 66-pin plastic TSOP (II)
⎯ Lead-free (RoHS compliant)
• Power supply: VDD, VDDQ = 2.5V ± 0.2V
• Data rate: 400Mbps/333Mbps/266Mbps (max.)
• Four internal banks for concurrent operation
• Interface: SSTL_2
• Burst lengths (BL): 2, 4, 8
• Burst type (BT):
⎯ Sequential (2, 4, 8)
⎯ Interleave (2, 4, 8)
• /CAS Latency (CL): 2, 2.5, 3
• Precharge: auto precharge option for each burst
• Driver strength: normal/weak
• Refresh: auto-refresh, self-refresh
• Refresh cycles: 8192 cycles/64ms
⎯ Average refresh period: 7.8μs
• Operating ambient temperature range
⎯ TA = 0°C to +70°C
Document No. E1191E20 (Ver. 2.0)
Date Published February 2008 (K) Japan
Printed in Japan
URL: http://www.elpida.com
access
EDD5116AGTA (32M words × 16 bits)
EDD5108AGTA (64M words × 8 bits)
512M bits DDR SDRAM
DATA SHEET
Features
• Double-data-rate architecture; two data transfers per
• The high-speed data transfer is realized by the 2 bits
• Bi-directional data strobe (DQS) is transmitted
• Data inputs, outputs, and DM are synchronized with
• DQS is edge-aligned with data for READs; center-
• Differential clock inputs (CK and /CK)
• DLL aligns DQ and DQS transitions with CK
• Commands entered on each positive CK edge; data
• Data mask (DM) for write data
clock cycle
prefetch pipelined architecture
/received with data for capturing data at the receiver
DQS
aligned with data for WRITEs
transitions
and data mask referenced to both edges of DQS
©Elpida Memory, Inc. 2007-2008

Related parts for EDD5116AGTA-6B-E

Related keywords