AS4C8M16S-7BNTR Alliance Memory, AS4C8M16S-7BNTR Datasheet - Page 20

no-image

AS4C8M16S-7BNTR

Manufacturer Part Number
AS4C8M16S-7BNTR
Description
DRAM 128Mb, 3.3V, 143Mhz 8M x 16 SDRAM
Manufacturer
Alliance Memory
Datasheet

Specifications of AS4C8M16S-7BNTR

Rohs
yes
Table 17. LVTTL Interface
7. Transition times are measured between V
8. t
9. If clock rising time is longer than 1 ns, (t
10. Assumed input rise and fall time t
11. Power up Sequence
Transition Time (Rise and Fall) of Input Signals
Output
fixed slope (1 ns).
levels.
If t
ns should be added to the parameter.
FEBRUARY 2011
HZ
Power up must be performed in the following sequence.
1) Power must be applied to V
2) Start clock and maintain stable condition for minimum 200 µs, then bring CKE= “H” and, it is
3) All banks must be precharged.
4) Mode Register Set command must be asserted to initialize the Mode register.
5) A minimum of 2 Auto-Refresh dummy cycles must be required to stabilize the internal circuitry of the
Figure 18.1 LVTTL D.C. Test Load (A)
R
defines the time in which the outputs achieve the open circuit condition and are not at reference
* The Auto Refresh command can be issue before or after Mode Register Set command
Reference Level of Output Signals
signals are held "NOP" state.
recommended that DQM is held "HIGH" (V
device.
Reference Level of Input Signals
or t
F
is longer than 1 ns, transient time compensation should be considered, i.e., [(tr + tf)/2 - 1]
Input Signal Levels
30pF
Output Load
1.2kΩ
3.3V
87 0Ω
DD
T
(t
and V
R
& t
R
F
/ 2 -0.5) ns should be added to the parameter.
) = 1 ns
DDQ
IH
Output
and V
(simultaneously) when CKE= “L”, DQM= “H” and all input
DD
levels) to ensure DQ output is in high impedance.
20
IL
Figure 18.2 LVTTL A.C. Test Load (B)
Reference to the Under Output Load (B)
. Transition (rise and fall) of input signals are in a
Z0=
5 0 Ω
1.4V / 1.4V
2.4V / 0.4V
1.4V
1ns
30pF
5 0 Ω
1.4V
AS4C8M16S

Related parts for AS4C8M16S-7BNTR