LCMXO2-256ZE-2SG32CES Lattice, LCMXO2-256ZE-2SG32CES Datasheet - Page 35
LCMXO2-256ZE-2SG32CES
Manufacturer Part Number
LCMXO2-256ZE-2SG32CES
Description
FPGA - Field Programmable Gate Array 256 LUTs 22 I/O 1.2V engineering sample
Manufacturer
Lattice
Datasheet
1.LCMXO2-256HC-4SG32I.pdf
(106 pages)
Specifications of LCMXO2-256ZE-2SG32CES
Rohs
yes
Maximum Operating Frequency
125 MHz
Operating Supply Voltage
1.2 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
QFN-32
Minimum Operating Temperature
0 C
- Current page: 35 of 106
- Download datasheet (8Mb)
Figure 2-23. Timer/Counter Block Diagram
Table 2-17. Timer/Counter Signal Description
For more details on these embedded functions, please refer to TN1205,
Control Functions in MachXO2
tc_clki
tc_rstn
tc_ic
tc_int
tc_oc
• Supports the following modes of operation:
• Programmable clock input source
• Programmable input clock prescaler
• One static interrupt output to routing
• One wake-up interrupt to on-chip standby mode controller.
• Three independent interrupt sources: overflow, output compare match, and input capture
• Auto reload
• Time-stamping support on the input capture unit
• Waveform generation on the output
• Glitch-free PWM waveform generation with variable PWM period
• Internal WISHBONE bus access to the control and status registers
• Stand-alone mode with preloaded control registers and direct reset input
– Watchdog timer
– Clear timer on compare match
– Fast PWM
– Phase and Frequency Correct PWM
Port
Routing
I/O
Logic
O
O
Core
I
I
I
Timer/Counter input clock signal
Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled
Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If
enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value
into tc_icr for time-stamping.
Without WISHBONE – Can be used as overflow flag
With WISHBONE – Controlled by three IRQ registers
Timer counter output signal
Devices.
EFB
WISHBONE
Interface
EFB
Registers
Counter
Timer/
2-31
Description
Timer/Counter
Control
Logic
Using User Flash Memory and Hardened
MachXO2 Family Data Sheet
PWM
Architecture
Related parts for LCMXO2-256ZE-2SG32CES
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 1 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 22 I/O 1.2V -1 Speed
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 1 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 22 I/O 1.2V -1 Speed
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 45 I/O 1.2V 3 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 45 I/O 1.2V 3 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 2 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 1 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 2 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 1 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 3 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 2 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 3 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 56 I/O 1.2V 2 SPEED
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 256 LUTs 22 I/O 1.2V engineering sample
Manufacturer:
Lattice
Datasheet: