NCV33074DR2G ON Semiconductor, NCV33074DR2G Datasheet - Page 10

no-image

NCV33074DR2G

Manufacturer Part Number
NCV33074DR2G
Description
Operational Amplifiers - Op Amps ANA HI SPD/SS QUAD OA
Manufacturer
ON Semiconductor
Datasheet

Specifications of NCV33074DR2G

Product Category
Operational Amplifiers - Op Amps
Rohs
yes
Number Of Channels
4
Common Mode Rejection Ratio (min)
70 dB
Input Offset Voltage
5 mV
Input Bias Current (max)
500 nA
Operating Supply Voltage
3 V to 44 V, +/- 1.5 V to +/- 22 V
Mounting Style
SMD/SMT
Package / Case
TSSOP-14
Slew Rate
13 V/us
Shutdown
No
Output Current
30 mA
Maximum Operating Temperature
+ 125 C
Gain Bandwidth Product
4.5 MHz
Minimum Dual Supply Voltage
+/- 1.5 V
Minimum Operating Temperature
- 40 C
Supply Current
1.9 mA
Voltage Gain Db
12 dB
MC34071 amplifier series are similar to op amp products
utilizing JFET input devices, these amplifiers offer other
additional distinct advantages as a result of the PNP
transistor differential input stage and an all NPN transistor
output stage.
stage includes the V
feasible to as low as 3.0 V with the common mode input
voltage at ground potential.
to ±44 V, provided the maximum input voltage range is not
exceeded. Specifically, the input voltages must range
between V
maximum rating table. In practice, although not
recommended, the input voltages can exceed the V
voltage by approximately 3.0 V and decrease below the V
voltage by 0.3 V without causing product damage, although
output phase reversal may occur. It is also possible to source
Although the bandwidth, slew rate, and settling time of the
Since the input common mode voltage range of this input
The input stage also allows differential input voltages up
120
100
9.0
8.0
7.0
6.0
5.0
4.0
80
60
40
20
0
10
Figure 36. Channel Separation versus Frequency
0
V
V
T
A
CC
EE
EE
= 25°C
= -15 V
= +15 V
Figure 34. Supply Current versus
20
and V
5.0
V
CC
EE
30
f, FREQUENCY (kHz)
CC
, |V
Supply Voltage
potential, single supply operation is
EE
supply voltages as shown by the
T
T
10
|, SUPPLY VOLTAGE (V)
A
A
= -55°C
= 125°C
T
50
A
CIRCUIT DESCRIPTION/PERFORMANCE FEATURES
= 25°C
15
70
100
APPLICATIONS INFORMATION
Quad device
20
200
http://onsemi.com
300
25
CC
EE
10
up to approximately 5.0 mA of current from V
either inputs clamping diode without damage or latching,
although phase reversal may again occur.
voltage limit, the amplifier output is readily predictable and
may be in a low or high state depending on the existing input
bias conditions.
geometry input device is substantially lower (2.5 pF) than
the typical JFET input gate capacitance (5.0 pF), better
frequency response for a given input source resistance can
be achieved using the MC34071 series of amplifiers. This
performance feature becomes evident, for example, in fast
settling D−to−A current to voltage conversion applications
where the feedback resistance can form an input pole with
the input capacitance of the op amp. This input pole creates
a 2nd order system with the single pole op amp and is
therefore detrimental to its settling time. In this context,
lower input capacitance is desirable especially for higher
70
60
50
40
30
20
10
105
0
95
85
75
65
10
If one or both inputs exceed the upper common mode
Since the input capacitance associated with the small
-55
Figure 37. Input Noise versus Frequency
-PSR
-25
Figure 35. Power Supply Rejection
+PSR = 20 Log
-PSR = 20 Log
(DV
100
EE
T
Current
A
= +1.5 V)
, AMBIENT TEMPERATURE (°C)
Voltage
0
f, FREQUENCY (kHz)
versus Temperature
DV
DV
25
1.0 k
DV
DV
O
O
+PSR
/A
/A
CC
EE
DM
DM
50
(DV
CC
V
V
V
T
A
CC
EE
CM
10 k
= +1.5 V)
= 25°C
= -15 V
= +15 V
= 0
75
-
A
+
DM
V
V
DV
DV
CC
EE
CC
EE
100
= -15 V
= +15 V
EE
100 k
DV
through
2.8
2.4
2.0
1.6
1.2
0.8
0.4
0
O
125

Related parts for NCV33074DR2G