IS42S16400F-6TL ISSI, Integrated Silicon Solution Inc, IS42S16400F-6TL Datasheet - Page 7

IC SDRAM 64MBIT 166MHZ 54TSOP

IS42S16400F-6TL

Manufacturer Part Number
IS42S16400F-6TL
Description
IC SDRAM 64MBIT 166MHZ 54TSOP
Manufacturer
ISSI, Integrated Silicon Solution Inc
Type
SDRAMr
Datasheets

Specifications of IS42S16400F-6TL

Format - Memory
RAM
Memory Type
SDRAM
Memory Size
64M (4M x 16)
Speed
166MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
54-TSOP II
Organization
4Mx16
Density
64Mb
Address Bus
14b
Access Time (max)
6/5.4ns
Maximum Clock Rate
166MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
130mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Data Bus Width
16 bit
Maximum Clock Frequency
166 MHz
Access Time
6 ns, 5.4 ns
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Current
130 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
706-1075
IS42S16400F-6TL

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S16400F-6TL
Manufacturer:
ISSI
Quantity:
20 000
Part Number:
IS42S16400F-6TLI
Manufacturer:
ISSI
Quantity:
5 530
Part Number:
IS42S16400F-6TLI
Manufacturer:
ISSI
Quantity:
6 250
Part Number:
IS42S16400F-6TLI
Manufacturer:
ISSI
Quantity:
1 831
IS42S16400F
IC42S16400F
TRUTH TABLE – CKE
NOTES:
1. CKEn is the logic state of CKE at clock edge n; CKEn-1 was the state of CKE at the previous clock edge.
2. Current state is the state of the SDRAM immediately prior to clock edge n.
3. COMMANDn is the command registered at clock edge n, and ACTONn is a result of COMMANDn.
4. All states and sequences not shown are illegal or reserved.
5. Exiting power-down at clock edge n will put the device in the all banks idle state in time for clock edge n+1 (provided that t
6. Exiting self refresh at clock edge n will put the device in all banks idle state once t
7. After exiting clock suspend at clock edge n, the device will resume operation and recognize the next command at clock edge
TRUTH TABLE – CURRENT STATE BANK n, COMMAND TO BANK n
NOTE:
Integrated Silicon Solution, Inc. — www.issi.com
Rev. A
03/19/08
1. This table applies when CKE n-1 was HIGH and CKE n is HIGH (see Truth Table - CKE) and after t
2. This table is bank-specific, except where noted; i.e., the current state is for a specific bank and the commands shown are those
CURRENT STATE
Power-Down
Self Refresh
Clock Suspend
Power-Down
Self Refresh
Clock Suspend
All Banks Idle
All Banks Idle
Reading or Writing
met).
commands should be issued on clock edges occurring during the t
during t
n+1.
CURRENT STATE
Any
Idle
Row Active
Read
(Auto
Precharge
Disabled)
Write
(Auto
Precharge
Disabled)
previous state was SELF REFRESH).
allowed to be issued to that bank when in that state. Exceptions are covered in the notes below.
xsr
period.
(6)
(5)
(7)
COMMAND (ACTION)
COMMAND INHIBIT (NOP/Continue previous operation)
NO OPERATION (NOP/Continue previous operation)
ACTIVE (Select and activate row)
LOAD MODE REGISTER
PRECHARGE
READ (Select column and start READ burst)
WRITE (Select column and start WRITE burst)
PRECHARGE (Deactivate row in bank or banks)
READ (Select column and start new READ burst)
WRITE (Select column and start WRITE burst)
PRECHARGE (Truncate READ burst, start PRECHARGE)
BURST TERMINATE
READ (Select column and start READ burst)
WRITE (Select column and start new WRITE burst)
PRECHARGE (Truncate WRITE burst, start PRECHARGE)
BURST TERMINATE
AUTO REFRESH
COMMANDn
X
X
X
COMMAND INHIBIT or NOP
COMMAND INHIBIT or NOP
X
COMMAND INHIBIT or NOP
AUTO REFRESH
VALID
See TRUTH TABLE – CURRENT STATE BANK n, COMMAND TO BANK n
(1-4)
(11)
(7)
(9)
(9)
(7)
xsr
period. A minimum of two NOP commands must be sent
ACTIONn
Maintain Power-Down
Maintain Self Refresh
Maintain Clock Suspend
Exit Power-Down
Exit Self Refresh
Exit Clock Suspend
Power-Down Entry
Self Refresh Entry
Clock Suspend Entry
(10)
(10)
(10)
(10)
(8)
(10)
(10)
xsr
is met. COMMAND INHIBIT or NOP
(8)
(8)
(1-6)
xsr
CS RAS CAS WE
CKEn-1
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
has been met (if the
H
H
H
H
L
L
L
L
L
L
H
H
H
H
H
H
H
H
H
X
L
L
L
L
L
L
L
X
H
H
H
H
H
H
H
H
L
L
L
L
L
L
L
L
CKEn
cks
H
H
H
H
L
L
L
L
L
L
is
H
H
H
H
H
H
X
L
L
L
L
L
L
L
L
L
L
7

Related parts for IS42S16400F-6TL