C8051F330DR Silicon Labs, C8051F330DR Datasheet - Page 109

no-image

C8051F330DR

Manufacturer Part Number
C8051F330DR
Description
8-bit Microcontrollers - MCU 8kB 10ADC
Manufacturer
Silicon Labs
Datasheet

Specifications of C8051F330DR

Product Category
8-bit Microcontrollers - MCU
Core
8051
Data Bus Width
8 bit
Maximum Clock Frequency
25 MHz
Program Memory Size
8 KB
Data Ram Size
768 B
On-chip Adc
No
Operating Supply Voltage
2.7 V to 3.6 V
Package / Case
QFN-20
Mounting Style
SMD/SMT
Data Rom Size
128 B
Interface Type
I2C, SPI, UART
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Number Of Programmable I/os
17
Number Of Timers
4
On-chip Dac
No
Processor Series
C8051
Program Memory Type
Flash
Factory Pack Quantity
1500
Supply Voltage - Max
3.6 V
Supply Voltage - Min
2.7 V
13. Oscillators
C8051F330/1/2/3/4/5 devices include a programmable internal high-frequency oscillator, a programmable
internal low-frequency oscillator, and an external oscillator drive circuit. The internal high-frequency oscilla-
tor can be enabled/disabled and calibrated using the OSCICN and OSCICL registers, as shown in
Figure 13.1. The internal low-frequency oscillator can be enabled/disabled and calibrated using the
OSCLCN register, as shown in SFR Definition 13.3. The system clock can be sourced by the external
oscillator circuit or either internal oscillator. Both internal oscillators offer a selectable post-scaling feature.
The internal oscillators’ electrical specifications are given in Table 13.1 on page 122.
13.1. Programmable Internal High-Frequency (H-F) Oscillator
All C8051F330/1/2/3/4/5 devices include a programmable internal high-frequency oscillator that defaults
as the system clock after a system reset. The internal oscillator period can be adjusted via the OSCICL
register as defined by SFR Definition 13.1.
On C8051F330/1/2/3/4/5 devices, OSCICL is factory calibrated to obtain a 24.5 MHz base frequency.
Electrical specifications for the precision internal oscillator are given in Table 13.1 on page 122. Note that
the system clock may be derived from the programmed internal oscillator divided by 1, 2, 4, or 8, as
defined by the IFCN bits in register OSCICN. The divide value defaults to 8 following a reset.
VDD
Option 2
Option 3
XTAL2
XTAL2
Option 1
Option 4
XTAL2
10M
Figure 13.1. Oscillator Diagram
XTAL1
XTAL2
OSCICL
Rev. 1.7
Circuit
OSCLF
Low Frequency
Input
Programmable
Internal Clock
Generator
OSCXCN
Oscillator
OSC
EN
EN
OSCICN
C8051F330/1/2/3/4/5
OSCLD
n
n
CLKSEL
OSCLCN
OSCLF OSCLD
SYSCLK
113

Related parts for C8051F330DR