MT48H16M16LFBF-75:H Micron Technology Inc, MT48H16M16LFBF-75:H Datasheet - Page 38

SDRAM 256M-BIT 1.8V 54-PIN VFBGA

MT48H16M16LFBF-75:H

Manufacturer Part Number
MT48H16M16LFBF-75:H
Description
SDRAM 256M-BIT 1.8V 54-PIN VFBGA
Manufacturer
Micron Technology Inc
Type
Mobile SDRAMr
Datasheet

Specifications of MT48H16M16LFBF-75:H

Format - Memory
RAM
Memory Type
Mobile SDRAM
Memory Size
256M (16Mx16)
Speed
132MHz
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.95 V
Operating Temperature
0°C ~ 70°C
Package / Case
54-VFBGA
Organization
16Mx16
Density
256Mb
Address Bus
15b
Access Time (max)
8/6ns
Maximum Clock Rate
133MHz
Operating Supply Voltage (typ)
1.8V
Package Type
VFBGA
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
1.95V
Operating Supply Voltage (min)
1.7V
Supply Current
80mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
Q4707290

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48H16M16LFBF-75:H
Manufacturer:
MICRON
Quantity:
5 000
Part Number:
MT48H16M16LFBF-75:H
Manufacturer:
MICRON
Quantity:
5 520
Part Number:
MT48H16M16LFBF-75:H
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H16M16LFBF-75:H
Manufacturer:
MICRON/美光
Quantity:
20 000
Company:
Part Number:
MT48H16M16LFBF-75:H
Quantity:
260
Initialization
PDF: 09005aef834c13d2
256mb_mobile_sdram_y36n.pdf - Rev. I 11/09 EN
Low-power SDRAM devices must be powered up and initialized in a predefined man-
ner. Using initialization procedures other than those specified may result in undefined
operation. After power is simultaneously applied to V
ble (a stable clock is defined as a signal cycling within timing constraints specified for
the clock ball), the device requires a 100μs delay prior to issuing any command other
than a COMMAND INHIBIT or NOP. Starting at some point during this 100μs period
and continuing at least through the end of this period, COMMAND INHIBIT or NOP
commands should be applied.
After the 100μs delay is satisfied by issuing at least one COMMAND INHIBIT or NOP
command, a PRECHARGE command must be issued. All banks must then be pre-
charged, which places the device in the all banks idle state.
When in the idle state, two AUTO REFRESH cycles must be performed. After the AUTO
REFRESH cycles are complete, the device is ready for mode register programming. Be-
cause the mode register powers up in an unknown state, it should be loaded prior to
issuing any operational command.
256Mb: 16 Meg x 16, 8 Meg x 32 Mobile SDRAM
38
Micron Technology, Inc. reserves the right to change products or specifications without notice.
DD
and V
©2008 Micron Technology, Inc. All rights reserved.
DDQ
and the clock is sta-
Initialization

Related parts for MT48H16M16LFBF-75:H