MT29F2G08ABAEAWP-IT:E Micron Technology Inc, MT29F2G08ABAEAWP-IT:E Datasheet

no-image

MT29F2G08ABAEAWP-IT:E

Manufacturer Part Number
MT29F2G08ABAEAWP-IT:E
Description
IC FLASH 2G 3.3V 2KBPG 48TSOP
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT29F2G08ABAEAWP-IT:E

Format - Memory
FLASH
Memory Type
FLASH - Nand
Memory Size
2G (256M x 8)
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
48-TSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Speed
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT29F2G08ABAEAWP-IT:E
Manufacturer:
TI
Quantity:
12 000
Part Number:
MT29F2G08ABAEAWP-IT:E
Manufacturer:
MICRON611
Quantity:
60
Part Number:
MT29F2G08ABAEAWP-IT:E
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
MT29F2G08ABAEAWP-IT:E
0
Part Number:
MT29F2G08ABAEAWP-IT:E TR
Manufacturer:
MICRON原装
Quantity:
20 000
Part Number:
MT29F2G08ABAEAWP-IT:ETR
Manufacturer:
MICRON
Quantity:
20 000
NAND Flash Memory
MT29F2G08ABAEAH4, MT29F2G08ABAEAWP, MT29F2G08ABBEAH4
MT29F2G08ABBEAHC, MT29F2G16ABAEAWP, MT29F2G16ABBEAH4
MT29F2G16ABBEAHC
Features
PDF: 09005aef83b83f42
m69a_2gb_nand.pdf – Rev. H 09/10 EN
• Open NAND Flash Interface (ONFI) 1.0-compliant
• Single-level cell (SLC) technology
• Organization
• Asynchronous I/O performance
• Array performance
• Command set: ONFI NAND Flash Protocol
• Advanced command set
• Operation status byte provides software method for
• Ready/Busy# (R/B#) signal provides a hardware
• WP# signal: Write protect entire device
– Page size x8: 2112 bytes (2048 + 64 bytes)
– Page size x16: 1056 words (1024 + 32 words)
– Block size: 64 pages (128K + 4K bytes)
– Plane size: 2 planes x 1024 blocks per plane
– Device size: 2Gb: 2048 blocks
– Read page: 25µs
– Program page: 200µs (TYP: 1.8V, 3.3V)
– Erase block: 700µs (TYP)
– Program page cache mode
– Read page cache mode
– One-time programmable (OTP) mode
– Two-plane commands
– Interleaved die (LUN) operations
– Read unique ID
– Block lock (1.8V only)
– Internal data move
detecting
– Operation completion
– Pass/fail condition
– Write-protect status
method of detecting operation completion
t
RC/
t
WC: 20ns (3.3V), 25ns (1.8V)
Products and specifications discussed herein are subject to change by Micron without notice.
3
4
4
4
3
1
1
• First block (block address 00h) is valid when ship-
• Block 0 requires 1-bit ECC if PROGRAM/ERASE cy-
• RESET (FFh) required as first command after power-
• Alternate method of device initialization (Nand_In-
• Internal data move operations supported within the
• Quality and reliability
• Operating voltage range
• Operating temperature:
• Package
Notes:
ped from factory with ECC. For minimum required
ECC, see Error Management.
cles are less than 1000
on
it) after power up (contact factory)
plane from which data is read
– Data retention: 10 years
– V
– V
– Commercial: 0°C to +70°C
– Industrial (IT): –40ºC to +85ºC
– 48-pin TSOP type 1, CPL
– 63-ball VFBGA
Micron Technology, Inc. reserves the right to change products or specifications without notice.
CC
CC
2Gb: x8, x16 NAND Flash Memory
: 2.7–3.6V
: 1.7–1.95V
1. The ONFI 1.0 specification is available at
2. CPL = Center parting line.
3. See Electrical Specifications – Program/Erase
4. These commands supported only with ECC
www.onfi.org.
Characteristics for
specifications.
disabled.
© 2009 Micron Technology, Inc. All rights reserved.
2
t
R_ECC and
t
PROG_ECC
Features

Related parts for MT29F2G08ABAEAWP-IT:E

MT29F2G08ABAEAWP-IT:E Summary of contents

Page 1

... NAND Flash Memory MT29F2G08ABAEAH4, MT29F2G08ABAEAWP, MT29F2G08ABBEAH4 MT29F2G08ABBEAHC, MT29F2G16ABAEAWP, MT29F2G16ABBEAH4 MT29F2G16ABBEAHC Features • Open NAND Flash Interface (ONFI) 1.0-compliant • Single-level cell (SLC) technology • Organization – Page size x8: 2112 bytes (2048 + 64 bytes) – Page size x16: 1056 words (1024 + 32 words) – Block size: 64 pages (128K + 4K bytes) – ...

Page 2

... I/O Channels Operating Voltage Range A = 3.3V (2.7–3.6V 1.8V (1.7–1.95V) Feature Set E = Feature set E PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Micron Technology, Inc. reserves the right to change products or specifications without notice. Features ES :E Design Revision (shrink) ...

Page 3

... ERASE BLOCK (60h-D0h) ............................................................................................................................ 70 ERASE BLOCK TWO-PLANE (60h-D1h) ....................................................................................................... 71 Internal Data Move Operations ....................................................................................................................... 72 PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory 3 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2009 Micron Technology, Inc. All rights reserved. Features ...

Page 4

... Rev. B, Advance – 9/09 ............................................................................................................................... 124 Rev. A, Advance – 7/09 ............................................................................................................................... 124 PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory 4 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2009 Micron Technology, Inc. All rights reserved. Features ...

Page 5

... Table 29: AC Characteristics: Normal Operation (1.8V) .................................................................................. 109 Table 30: Program/Erase Characteristics ....................................................................................................... 111 PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory 5 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2009 Micron Technology, Inc. All rights reserved. ...

Page 6

... Figure 49: READ FOR INTERNAL DATA MOVE (00h–35h) with RANDOM DATA READ (05h–E0h) ................... 73 Figure 50: INTERNAL DATA MOVE (85h-10h) with Internal ECC Enabled ....................................................... 74 PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/ ................................................................................................................ ................................................................................................................ .............................................................................................................. 2Gb: x8, x16 NAND Flash Memory Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2009 Micron Technology, Inc. All rights reserved. Features ...

Page 7

... Figure 97: INTERNAL DATA MOVE (85h-10h) with Random Data Input with Internal ECC Enabled ................ 123 Figure 98: ERASE BLOCK Operation .............................................................................................................. 123 PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory 7 Micron Technology, Inc. reserves the right to change products or specifications without notice. © 2009 Micron Technology, Inc. All rights reserved. ...

Page 8

... A target is the unit of memory accessed by a chip enable signal. A target contains one or more NAND Flash die. A NAND Flash die is the minimum unit that can independently execute commands and report status ...

Page 9

... PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/ Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Signal Assignments x8 x16 48 Vss 1 Vss 47 DNU I/O15 46 NC I/O14 45 NC I/O13 44 I/O7 I/O7 43 I/O6 I/O6 42 I/O5 I/O5 41 I/O4 I/O4 ...

Page 10

... For the 3V device, G5 changes to DNU. NO LOCK function is available on the 3.3V device. Notes: 2. These pins might not be bonded in the package; however, Micron recommends that the customer connect these pins to the designated external sources for ONFI compatibility. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory ...

Page 11

... Figure 4: 63-Ball VFBGA, x16 (Balls Down, Top View For the 3V device, G5 changes to DNU. NO LOCK function is available on the 3.3V device. Note: PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory WP# ALE Vss CE# WE# R/B# Vcc RE# CLE Vss DNU Vcc LOCK ...

Page 12

... All dimensions are in millimeters. Note: PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory 20.00 ±0.25 18.40 ±0. See detail A 1.20 MAX 12 Micron Technology, Inc. reserves the right to change products or specifications without notice. Package Dimensions ...

Page 13

... Bottom side saw fiducials may or 10.5 ±0.1 may not be covered with soldermask. 13 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Package Dimensions Ball A1 ID 1.0 MAX 0.25 MIN © 2009 Micron Technology, Inc. All rights reserved. ...

Page 14

... Ball ±0 0.8 TYP 7.2 CTR 9 ±0.1 14 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Package Dimensions Ball A1 ID 1.0 MAX 0.25 MIN © 2009 Micron Technology, Inc. All rights reserved. ...

Page 15

... The addresses are latched by an address register and sent to a row decoder to select a row address column decoder to select a column address. Data is transferred to or from the NAND Flash memory array, byte by byte (x8) or word by word (x16), through a data register and a cache register. ...

Page 16

... LOW LOW PA5 PA4 BA13 BA12 LOW LOW 16 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Device and Array Organization DQ7 DQ0 1 page = ( bytes) 1 block = (2K + 64) bytes x 64 pages = (128K + 4K) bytes 1 plane = (128K + 4K) bytes x 1024 blocks ...

Page 17

... PA5 PA4 BA14 BA13 BA12 LOW LOW LOW 17 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Device and Array Organization DQ15 DQ0 1 page = ( words) 1 block = (1K + 32) words x 64 pages = (64K + 2K) words 1 plane = (64K + 2K) words x 1024 blocks ...

Page 18

... Asynchronous Enable/Standby When the device is not performing an operation, the CE# pin is typically driven HIGH and the device enters standby mode. The memory will enter standby if CE# goes HIGH while data is being transferred and the device is not busy. This helps reduce power con- sumption. The CE# “ ...

Page 19

... Figure 11: Asynchronous Command Latch Cycle CLE CE# WE# ALE I/Ox PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Asynchronous Interface Bus Operation t t CLS CLH ALS ALH COMMAND 19 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 20

... ALS t ALH Col Col Row add 1 add 2 add 1 20 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Row Row add 2 add 3 Don’t Care Undefined © 2009 Micron Technology, Inc. All rights reserved. ...

Page 21

... ALE I/Ox PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN Asynchronous Interface Bus Operation M Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory t CLH © 2009 Micron Technology, Inc. All rights reserved. Don’t Care ...

Page 22

... RC of 30ns or greater, the host can latch the data on the t REA t REA REH D D OUT OUT 2Gb: x8, x16 NAND Flash Memory t CHZ t REA t COH t RHZ t RHZ t RHOH D OUT Don’t Care Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 23

... RP t REH t REA t REA t RLOH D D OUT OUT 23 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory t CHZ t COH t RHZ t RHOH D OUT Don’t Care before issu- © 2009 Micron Technology, Inc. All rights reserved. ...

Page 24

... The minimum value for Rp is determined by the output drive capability of the R/B# signal, the output voltage swing, and V Where Σ Figure 16: READ/BUSY# Open Drain PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Asynchronous Interface Bus Operation × (MAX (MAX ...

Page 25

... Fall t Rise – Rise calculated at 10% and 90% points Fall - Rise are calculated at 10% and 90% points. 25 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory 3. Rise 1.8V CC © 2009 Micron Technology, Inc. All rights reserved. ...

Page 26

... Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory 8000 10,000 12,000 Rp (Ω (MAX 6000 8000 10,000 Rp (Ω © 2009 Micron Technology, Inc. All rights reserved. ...

Page 27

... Asynchronous Interface Bus Operation 1200 1000 800 600 400 200 0 0 2000 4000 27 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory 6000 8000 10,000 12,000 (MAX) Rp (Ω 100pF © 2009 Micron Technology, Inc. All rights reserved. ...

Page 28

... CC ) measured over intervals of 1ms until the RESET ST 50µs (MIN) 10µs (MAX) 100µs (MAX) 28 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Device Initialization , use the following procedure CC reaches V (MIN reaches V CC ...

Page 29

... ERASE BLOCK 60h Internal Data Move Operations READ FOR INTERNAL 00h DATA MOVE PROGRAM FOR INTER- 85h NAL DATA MOVE PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Number of Valid Data Address Input Command Cycles Cycles Cycle #2 – ...

Page 30

... Cycle #2 Cycles 5 00h 5 5 00h 5 – 5 E0h 30 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Command Definitions Valid While Valid While Selected LUN Other LUNs 1 Cycle #2 is Busy are Busy – No Yes – ...

Page 31

... D1h-60h 31 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Command Definitions Com- Valid While Valid While mand Selected Other LUNs Cycle #3 LUN is Busy are Busy 10h No Yes ...

Page 32

... Reset Operations RESET (FFh) The RESET command is used to put the memory device into a known condition and to abort the command sequence in progress. READ, PROGRAM, and ERASE commands can be aborted while the device is in the busy state. The contents of the memory location being programmed or the block being erased are no longer valid ...

Page 33

... See the READ ID Parameter tables for byte definitions. Note: Figure 25: READ ID (90h) with 20h Address Operation Cycle type I/O[7:0] 1. See READ ID Parameter tables for byte definitions. Note: PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Command Address D OUT t WHR 90h 00h ...

Page 34

... Byte value MT29F2G08ABBEA MT29F2G16ABBEA MT29F2G08ABAEA MT29F2G16ABAEA Byte 4 ECC level 4-bit ECC/512 (main (spare (pari- ty)bytes Planes per CE# 2 Plane size 1Gb PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory READ ID Parameter Tables I/07 I/06 I/05 I/04 I/ ...

Page 35

... MT29F2G08ABAEA MT29F2G16ABAEA binary hexadecimal. Note: Table 8: READ ID Parameters for Address 20h Byte Options I/07 “O” “N” “F” “I” Undefined hexadecimal. Note: PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory I/07 I/06 I/ I/06 I/05 I/04 I/ ...

Page 36

... Cycle type Command Address I/O[7:0] ECh R/B# PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/ OUT 00h Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory READ PARAMETER PAGE (ECh OUT OUT OUT OUT P1 … © 2009 Micron Technology, Inc. All rights reserved. ...

Page 37

... MT29F2G08ABBEA3W 18h, 00h MT29F2G16ABAEA3W 19h, 00h MT29F2G16ABBEA3W 19h, 00h MT29F2G08ABBEAH4 18h, 00h MT29F2G16ABBEAH4 19h, 00h MT29F2G08ABAEAWP 18h, 00h MT29F2G16ABAEAWP 19h, 00h MT29F2G08ABAEAH4 18h, 00h MT29F2G08ABBEAHC 18h, 00h MT29F2G16ABBEAHC 19h, 00h 3Fh, 00h 00h, 00h, 00h, 00h, 00h, 00h, 00h, 00h, 00h, 00h, ...

Page 38

... MT29F2G08ABAEAWP 4Dh, 54h, 32h, 39h, 46h, 32h, 47h, 30h, 38h, 41h, 42h, 41h, 45h, 41h, 57h, 50h, 20h, 20h, 20h, 20h ...

Page 39

... MT29F2G08ABAEA3W 3Fh, 00h MT29F2G08ABBEA3W 1Fh, 00h MT29F2G16ABAEA3W 3Fh, 00h MT29F2G16ABBEA3W 1Fh, 00h MT29F2G08ABBEAH4 1Fh, 00h MT29F2G16ABBEAH4 1Fh, 00h MT29F2G08ABAEAWP 3Fh, 00h MT29F2G16ABAEAWP 3Fh, 00h MT29F2G08ABAEAH4 3Fh, 00h MT29F2G08ABBEAHC 1Fh, 00h MT29F2G16ABBEAHC 1Fh, 00h 58h, 02h B8h, 0Bh 19h, 00h ...

Page 40

... Additional redundant parameter pages hexadecimal. Note: PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Parameter Page Data Structure Tables 1 Value 01h, 00h, 00h, 02h, 04h, 80h, 01h, 81h, 04h, 01h, 02h, 01h,0Ah, 00h, 00h, 00h, 00h, 00h, 00h, 00h, ...

Page 41

... Cycle type Command Address I/O[7:0] EDh R/B# PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/ OUT 00h Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory READ UNIQUE ID (EDh OUT OUT OUT OUT U1 … © 2009 Micron Technology, Inc. All rights reserved. ...

Page 42

... The sequence to disable internal ECC with SET FEATURES is EFh(cmd)-90h(addr)- 00h(data)-00h(data)-00h(data)-00h(data)-wait( is EEh. Table 10: Feature Address Definitions Feature Address PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Definition 00h Reserved 01h Timing mode 02h–7Fh ...

Page 43

... Reserved (0) 0 Reserved (0) 1 Reserved (0) Reserved (0) Reserved (0) Command Address ADL I/O[7:0] EFh FA P1 R/B# 43 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Feature Operations I/O2 I/O1 I/O0 Value 0 00h 1 01h 1 1 03h 00h 0 0 ...

Page 44

... After FEAT completes, the host enables data output mode to read the subfeature param- eters. Figure 29: GET FEATURES (EEh) Operation Cycle type I/Ox R/B# PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Command Address EEh FEAT Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 45

... Supported timing modes are reported in the parame- ter page. 2. Supported for both 1.8V and 3.3V. 3. Supported for 3.3V only. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory I/O7 I/O6 I/O5 I/O4 I/O3 Reserved (0) ...

Page 46

... This feature address is used to change the default R/B# pull-down strength. Its strength Note: should be selected based on the expected loading of R/B#. Full strength is the default, power-on value. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory I/O7 I/O6 I/O5 I/O4 I/O3 ...

Page 47

... Rewrite 3 recommended – – – Reserved 4 – FAIL 47 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Status Operations Block Erase Description 1 = Not protected RDY 0 = Busy 1 = Ready ARDY Don't Care – Don't Care – ...

Page 48

... Use of the READ STATUS ENHANCED (78h) command is prohibited during the power- on RESET (FFh) command and when OTP mode is enabled also prohibited follow- ing some of the other reset, identification, and configuration operations. See individual operations for specific details. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Command D OUT t WHR ...

Page 49

... Figure 31: READ STATUS ENHANCED (78h) Operation Cycle type I/Ox PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Command Address Address Address t WHR 78h Micron Technology, Inc. reserves the right to change products or specifications without notice. Status Operations D OUT SR © 2009 Micron Technology, Inc. All rights reserved. ...

Page 50

... Rev. H 09/10 EN Command Address Address Command t RHW 05h Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Column Address Operations D D OUT OUT t WHR E0h © 2009 Micron Technology, Inc. All rights reserved. ...

Page 51

... WHR before requesting data output. The selected die (LUN) Address Address Address Address Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Column Address Operations Address Command D OUT t WHR R3 E0h Dk © 2009 Micron Technology, Inc. All rights reserved. ...

Page 52

... I/O[7:0] Dn RDY PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/ Command Address Address 85h Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Column Address Operations t ADL before inputting data. As defined for PAGE (CACHE) PROGRAM ADL © ...

Page 53

... NAND Flash array. This capability can re- duce the amount of buffer memory used in the host controller. The RANDOM DATA INPUT (85h) command can be used during the PROGRAM FOR INTERNAL DATA MOVE command sequence to modify one or more bytes of the origi- nal data ...

Page 54

... RDY PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN Command Address Address Address Address 85h Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Column Address Operations As defined for PAGE (CACHE) PROGRAM Address ADL © 2009 Micron Technology, Inc. All rights reserved. ...

Page 55

... READ MODE (00h), READ PAGE CACHE series (31h, 00h-31h), RANDOM DATA READ (05h-E0h), and RESET (FFh). PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory t R and the selected die (LUN) is busy (RDY = 0, ARDY = 0). After t RCBSY while the data register is ...

Page 56

... After a cache register has been selected, the RANDOM DATA READ (05h-E0h) com- mand can be used to change the column address of the data output. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory t R and the selected die (LUN) is busy t R (R/B# is HIGH and RDY = 1, ARDY = 1), issue either of ...

Page 57

... ARDY = 1), data output is enabled for the cache register linked to the plane addressed in the READ PAGE (00h-30h) command. When the host requests data output, PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory t R_ECC) to determine whether an uncorrectable read t R_ECC is the data transferred with internal ECC enabled.) 57 Micron Technology, Inc ...

Page 58

... LAST (3Fh) command. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN Address Address Address Command Address Address Address 30h 58 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Read Operations D D OUT OUT 30h n R_ECC 70h Status 00h D ...

Page 59

... READ STATUS ENHANCED (78h) command followed by the READ MODE (00h) command must be used to select only one die (LUN) and prevent bus contention. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Command D OUT 31h ...

Page 60

... Command D OUT 31h RCBSY t RR Page N 60 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Read Operations OUT OUT OUT D0 … RCBSY t RR Page M © 2009 Micron Technology, Inc. All rights reserved. ...

Page 61

... RCBSY, R/B# goes HIGH and the die (LUN Command OUT OUT OUT … D 3Fh Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Read Operations D D OUT OUT D0 … RCBSY RR Page N © 2009 Micron Technology, Inc. All rights reserved. D ...

Page 62

... Use of the READ STATUS ENHANCED (78h) command is prohibited during and follow- ing a PAGE READ TWO-PLANE operation. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory t R. During these transfers, R/B# goes LOW. When the trans- 62 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 63

... Col Row Row Row 06h D OUT add 1 add 2 add 1 add 2 add 3 Plane 1 address 63 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Read Operations Row Row Row 30h add 1 add 2 add Plane 1 address E0h ...

Page 64

... Rev. H 09/ CBSY and LPROG, when RDY = 0 and ARDY = 0, the only valid commands are 64 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Program Operations © 2009 Micron Technology, Inc. All rights reserved. ...

Page 65

... PROG_ECC, the internal ECC generates parity bits when error detection is com- Address Address Address ADL Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Program Operations Command Command IN IN … Dn 10h 70h t PROG PROG_ECC © ...

Page 66

... CBSY, the host can monitor the target's R/B# signal or, t CBSY, the host wants to wait for the program cache operation to complete, with- 66 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Program Operations © 2009 Micron Technology, Inc. All rights reserved. ...

Page 67

... D0 Address Address Address ADL Address Address Address IN t ADL Address Address Address ADL Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Program Operations Command … Dn 15h CBSY Command … Dn 15h CBSY Command IN IN ...

Page 68

... For the PROGRAM PAGE TWO-PLANE (80h-11h), PROGRAM PAGE (80h-10h), and PRO- GRAM PAGE CACHE (80h-15h) commands, see Two-Plane Operations for two-plane addressing requirements. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory t DBSY. t DBSY, the host can monitor the target's R/B# signal or, ...

Page 69

... Figure 45: PROGRAM PAGE TWO-PLANE (80h–11h) Operation Cycle type Command Address Address I/O[7:0] 80h C1 C2 RDY PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory D Address Address Address IN t ADL Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 70

... See Two-Plane Opera- tions for two-plane addressing requirements. Figure 46: ERASE BLOCK (60h-D0h) Operation Cycle type I/O[7:0] RDY PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Command Address Address Address 60h R1 R2 ...

Page 71

... ERASE BLOCK (60h-D0h) commands, see Two-Plane Operations. Figure 47: ERASE BLOCK TWO-PLANE (60h–D1h) Operation Cycle type I/O[7:0] RDY PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory t DBSY. t DBSY, the host can monitor the target's R/B# signal, or Command Address ...

Page 72

... NAL DATA MOVE (85h-11h) commands in front of the PROGRAM FOR INTERNAL DATA MOVE (85h-10h) command. See Two-Plane Operations for details. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Internal Data Move Operations 72 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 73

... R2 R3 Address Address Address Address Command Address Command D OUT t WHR C2 E0h Dk 73 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Internal Data Move Operations Command D D OUT OUT 35h n OUT OUT 35h D0 … ...

Page 74

... SR bit READ error Address Address Address Address Address Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Internal Data Move Operations t PROG_ECC Address 85h 10h 70h Status (5 cycles) Destination address SR bit READ successful SR bit READ error ...

Page 75

... Address Address Address Address Address Address WHR Address Address Address ADL Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Internal Data Move Operations WHR Command 10h PROG D D Command Command IN IN … Dn 11h DBSY © ...

Page 76

... The previ- ous unlocked block address range is not retained. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Block Lock Feature 76 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 77

... Block 0002 Block 0001 Block 0000 PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory 7FCh Upper block boundary 7F8h Lower block boundary 7FCh Upper block boundary 7F8h Lower block boundary 77 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 78

... Invert area bit is applicable for 24h command; it may be LOW or HIGH for 23h command. Figure 57: UNLOCK Operation WP# CLE CE# WE# ALE RE# I/Ox R/B# PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory I/O6 I/O5 I/O4 I/O3 BA6 LOW LOW LOW BA14 BA13 BA12 ...

Page 79

... Figure 58: LOCK Operation CLE CE# WE# I/Ox PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Ah LOCK command 79 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Block Lock Feature © 2009 Micron Technology, Inc. All rights reserved. ...

Page 80

... LOCK (2Ah) command had been issued. The LOCK TIGHT (2Ch) command is disabled if LOCK is LOW at power-on. Figure 59: LOCK TIGHT Operation PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory t LBSY. The PROGRAM or ERASE operation does not LOCK WP# ...

Page 81

... X X CLE CE# WE# ALE RE# 7Ah Add 1 Add 2 Add 3 I/Ox BLOCK LOCK Block address READ STATUS 81 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Block Lock Feature t LBSY 70h READ STATUS I/O2 (Lock#) I/O1 (LT ...

Page 82

... LOCK Cmd UNLOCK Cmd with invert area bit = 1 UNLOCK Cmd with invert area bit = 0 82 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Block Lock Feature Power-up with LOCK LOW (default) BLOCK LOCK function ...

Page 83

... One-Time Programmable (OTP) Operations This Micron NAND Flash device offers a protected, one-time programmable NAND Flash memory area. Thirty full pages (2112 bytes per page) of OTP data are available on the device, and the entire range is guaranteed to be good. The OTP area is accessible only through the OTP commands. Customers can use the OTP area any way they choose ...

Page 84

... Status Operations). Each OTP page can be programmed to 8 partial-page programming. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory One-Time Programmable (OTP) Operations 84 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 85

... OTP address 1 x8 device 2112 bytes x16 device 1056 words 85 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory PROG 10h 70h PROGRAM READ STATUS command command OTP data written (following good status confirmation) © ...

Page 86

... OTP operation mode. Bit 5 of the status register reflects the state of R/B#. When the device is ready, read bit 0 of the status register to determine whether the oper- ation passed or failed (see Status Operations). PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory One-Time Programmable (OTP) Operations t t ADL ...

Page 87

... D page 00h IN PROGRAM command OTP address 87 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory PROG 10h 70h READ STATUS command OTP data protected © 2009 Micron Technology, Inc. All rights reserved. ...

Page 88

... One-Time Programmable (OTP) Operations t R) while the data is moved from the OTP page to the data register. The Col OTP 00h 00h 1 page OTP address 88 2Gb: x8, x16 NAND Flash Memory OUT OUT 30h Busy Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 89

... 00h 00h 30h OUT Busy 89 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory t CLR t WHR t REA D Col Col OUT 05h E0h add 1 add 2 Column address m © 2009 Micron Technology, Inc. All rights reserved. ...

Page 90

... The READ STATUS (70h) command should be used following two-plane program page and erase block operations on a single die (LUN). PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Two-Plane Operations 90 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 91

... Row Row D 06h OUT add 1 add 2 add 1 add 2 Plane 1 address 91 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Two-Plane Operations Page address M Col Row Row Row 30h add 1 add 2 add 3 Plane 1 address Row ...

Page 92

... Plane 1 data t DBSY input 11h 80h Address (5 cycles) 2nd-plane address 92 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Two-Plane Operations Address 05h E0h Data output (2 cycles) Plane 0 data E0h Data output Plane 1 data ...

Page 93

... Unlimited number of repetitions t PROG input 10h 93 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Two-Plane Operations t DBSY 11h 80h Address (5 cycles) Data input 2nd-plane address © ...

Page 94

... R/B# 80h Address/data input I/Ox 1st plane 1 R/B# 80h Address/data input I/Ox 1st plane 2 PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory t DBSY 11h 80h Address/data input 2nd plane t DBSY 11h 80h Address/data input 2nd plane t DBSY ...

Page 95

... Address (5 cycles) 35h 2nd-plane source t PROG 10h 70h Status 95 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Two-Plane Operations t DBSY 85h Address (5 cycles) 11h 1st-plane destination © 2009 Micron Technology, Inc. All rights reserved. 1 ...

Page 96

... Optional t DBSY 85h Address (5 cycles) 2nd-plane destination 96 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Two-Plane Operations 06h Address (5 cycles) 2nd-plane source address Data output Data from 2nd-plane source from new column address ...

Page 97

... Data Address (2 cycles) Data Optional Unlimited number of repetitions 97 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Two-Plane Operations 85h Data Address (2 cycles) Data Optional Unlimited number of repetitions t PROG 70h Status © ...

Page 98

... Rev. H 09/ DBSY Address input (3 cycles) D1h 60h 2nd plane Optional Address (3 cycles) 98 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Two-Plane Operations t BERS D0h 70h Status or 78h WHR t REA Status output © ...

Page 99

... This is because the 80h command clears the cache register contents of all cache regis- ters on all planes. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Interleaved Die (Multi-LUN) Operations 99 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 100

... Factory testing is performed under worst-case conditions. Because invalid blocks could be marginal, it may not be possible to recover this information if the block is erased. Over time, some memory locations may fail to program or erase properly. In order to ensure that data is stored properly over the life of the NAND Flash device, the following precautions are required: • ...

Page 101

... Minimum ECC with internal ECC enabled Minimum required ECC for block 0 if PROGRAM/ ERASE cycles are less than 1000 PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Requirement 4-bit ECC per 516 bytes (user data bytes (parity data) 1-bit ECC per 528 bytes 101 Micron Technology, Inc ...

Page 102

... No 837h 834h Yes 83Fh 838h Yes PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Internal ECC and Spare Area Mapping for ECC Area Description Main 0 User data Main 1 User data Main 2 User data Main 3 User data Reserved User metadata II ...

Page 103

... No 41Bh 41Ah Yes 41Fh 41Ch Yes PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Internal ECC and Spare Area Mapping for ECC Area Description Main 0 User data Main 1 User data Main 2 User data Main 3 User data Reserved User metadata II ...

Page 104

... NVB during the endurance life of the device. Do not erase or program blocks marked invalid by the factory. 2. Block 00h (the first block) is guaranteed to be valid with ECC when shipped from the factory. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory SS Symbol 1. ...

Page 105

... Input pulse levels Input rise and fall times Input and output timing levels Output load Output load Note: 1. Verified in device characterization, not 100% tested. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Symbol 25° MHz; Vin = 0V 1.8V 3 ...

Page 106

... R/B pull-down strength is not set to full. and V may need to be relaxed if I/O drive strength is not set to full 106 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Typ Max Unit – – ...

Page 107

... IH WP# – V –0 –100µ +100µ 0.2V I (R/B and 107 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Typ Max Unit – – – – – – µA – – 10 per die mA – ...

Page 108

... 100 t ADL begins in the address cycle on the final rising edge of WE#, and ends 108 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Conditions Max Unit – ns – ns – ns – ns – ns – ns – ns – ...

Page 109

... RST WHR Symbol CEA t CHZ t CLR t COH REA t REH t RHOH t RHW 109 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Conditions Min Max Unit – – – – – – – – – ...

Page 110

... Rev. H 09/10 EN Electrical Specifications – AC Characteristics and Operating Symbol t RHZ t RLOH RST WHR 110 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Conditions Min Max Unit – – – – – 5/10/500 µ ...

Page 111

... AC characteristics may need to be relaxed if I/O drive strength is not set to full. 8. Typical program time is defined as the time within which more than 50% of the pages are programmed at nominal voltage and room temperature. PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Electrical Specifications – Program/Erase Characteristics Symbol NOP t ...

Page 112

... CE WE# R/B# FFh I/O[7:0] RESET command Figure 81: READ STATUS Cycle CLE CE# WE# RE# I/O[7:0] PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Asynchronous Interface Timing Diagrams t RST t CLR t CLS t CLH CEA t WHR 70h 112 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 113

... ALH t ALS Row add 1 Row add 2 Row add R_ECC 113 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory CEA t ALH WHR t REA Status output P255 © 2009 Micron Technology, Inc. All rights reserved. ...

Page 114

... CLE CE WE# ALE RE# Col Col I/Ox 00h add 1 add 2 RDY PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Asynchronous Interface Timing Diagrams R_ECC Row Row Row 30h add 1 add 2 add 3 114 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Page 115

... Figure 85: READ PAGE Operation with CE# “Don’t Care” CLE CE# RE# ALE RDY WE# I/Ox 00h Address (5 cycles) PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory Asynchronous Interface Timing Diagrams R_ECC 30h t CEA CE REA CHZ t RE# COH Out I/Ox 115 Micron Technology, Inc ...

Page 116

... Col D 05h OUT OUT add 1 add 2 N Column address M 116 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory t CLR t WHR t REA D D E0h OUT OUT © 2009 Micron Technology, Inc. All rights reserved. ...

Page 117

... REA t DH Dout Dout Dout 0 1 Page address t RCBSY Column address 0 117 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory t CEA REA t RR Dout Dout 31h Dout 0 1 Page address t RCBSY M Column address 0 ...

Page 118

... DH t REA Dout Dout 31h RCBSY Page address M Column address 0 118 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Col Col Row Row 00h add 1 add 2 add 1 add 2 Column address Page address 00h N ...

Page 119

... Row Row Row IN IN add 1 add 2 add byte serial Input 119 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Byte 2 Byte 3 Byte WHR PROG or t PROG_ECC 10h 70h © 2009 Micron Technology, Inc. All rights reserved. ...

Page 120

... Row D D Col 85h IN IN add 3 add 1 add CHANGE WRITE Column address Serial input COLUMN command 120 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory Data input t ADL t PROG PROG_ECC D Col D IN 10h IN Q ...

Page 121

... Col Row Row 15h 70h Status 80h M add 1 add 2 add 1 add 2 Last page 121 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory t ADL LPROG Row Row Row Din Din 10h add 1 add 2 add 3 ...

Page 122

... Busy D 70h Status 00h OUT D is optional OUT 122 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory t ADL PROG Row Row Data Data 10h add 2 add READ STATUS ...

Page 123

... Destination address OUT t WB BERS t Row D0h add 3 Busy 123 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x8, x16 NAND Flash Memory t PROG_ECC Address Address Data 85h Data 10h (5 cycles) (2 cycles) Column address 1, 2 (Unlimitted repetitions are possible) ...

Page 124

... Updated Boot Block Operation to include dual-plane restrictions • Added • Added note for gram/Erase Characteristics • Moved note from Rev. A, Advance – 7/09 • Initial release PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory R_ECC t RCBSY spec to Electrical Specifications - Program/Erase Characteristics t t ...

Page 125

... This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization some- PDF: 09005aef83b83f42 m69a_2gb_nand.pdf – Rev. H 09/10 EN 2Gb: x8, x16 NAND Flash Memory times occur. 125 Micron Technology, Inc. reserves the right to change products or specifications without notice. ...

Related keywords