M58BW016FB7T3T NUMONYX, M58BW016FB7T3T Datasheet - Page 29

no-image

M58BW016FB7T3T

Manufacturer Part Number
M58BW016FB7T3T
Description
IC FLASH 16MBIT 70NS 80PQFP
Manufacturer
NUMONYX
Datasheet

Specifications of M58BW016FB7T3T

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
16M (512K x 32)
Speed
70ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 125°C
Package / Case
80-MQFP, 80-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
M58BW016FB7T3TCT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M58BW016FB7T3T
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
M58BW016FB7T3T
Manufacturer:
ST
0
M58BW016DT, M58BW016DB, M58BW016FT, M58BW016FB
4.4
4.5
Read Status Register command
The Read Status Register command is used to read the status register. One bus write cycle
is required to issue the Read Status Register command. Once the command is issued
subsequent bus read operations read the status register until another command is issued.
The status register information is present on the output data bus (DQ1-DQ7) when Chip
Enable E and Output Enable G are at V
An interactive update of the status register bits is possible by toggling Output Enable or
Output Disable. It is also possible during a program or erase operation, by deactivating the
device with Chip Enable at V
at V
The content of the status register may also be read at the completion of a program, erase or
suspend operation. During a Block Erase or Program command, DQ7 indicates the
program/erase controller status. It is valid until the operation is completed or suspended.
See the section on the status register and
register bits.
Clear Status Register command
The Clear Status Register command can be used to reset bits 1, 3, 4 and 5 in the status
register to ‘0’. One bus write is required to issue the Clear Status Register command. Once
the command is issued the memory returns to its previous mode, subsequent bus read
operations continue to output the same data.
The bits in the status register are sticky and do not automatically return to ‘0’ when a new
Program or Erase command is issued. If any error occurs then it is essential to clear any
error bits in the status register by issuing the Clear Status Register command before
attempting a new Program, Erase or Resume command.
IL
and Output Disable at V
IH
IH
and then reactivating it with Chip Enable and Output Enable
.
IL
and Output Disable is at V
Table 11
for details on the definitions of the status
IH
.
Command interface
29/70

Related parts for M58BW016FB7T3T