TE28F640J3C115SL7HA Intel, TE28F640J3C115SL7HA Datasheet - Page 69

no-image

TE28F640J3C115SL7HA

Manufacturer Part Number
TE28F640J3C115SL7HA
Description
IC FLASH 64MBIT 115NS 56TSOP
Manufacturer
Intel
Datasheet

Specifications of TE28F640J3C115SL7HA

Format - Memory
FLASH
Memory Type
StrataFlash® FLASH
Memory Size
64M (8Mx8, 4Mx16)
Speed
115ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
56-TSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
860794
C.4
C.5
Datasheet
V
Block erase, program, and lock-bit configuration are not guaranteed if V
the specified operating ranges, or RP# ≠ V
program, or lock-bit configuration, STS (in default mode) will remain low for a maximum time of
t
will enter reset/power-down mode. The aborted operation may leave data partially corrupted after
programming, or partially altered after an erase or lock-bit configuration. Therefore, block erase
and lock-bit configuration commands must be repeated after normal operation is restored. Device
power-off or RP# = V
The CUI latches commands issued by system software and is not altered by V
CE
power-down mode, or after V
during V
After block erase, program, or lock-bit configuration, even after V
the CUI must be placed in read array mode via the Read Array command if subsequent access to
the memory array is desired. V
Power Dissipation
When designing portable systems, designers must consider battery power consumption not only
during device operation, but also for data retention during system idle time. Flash memory’s
nonvolatility increases usable battery life because data is retained when system power is removed.
PLPH
CC
2
transitions, or WSM actions. Its state is read array mode upon power-up, after exit from reset/
+ t
, V
PHRH
CC
PEN
transitions.
until the reset operation is complete. Then, the operation will abort and the device
, RP# Transitions
IL
clears the Status Register.
CC
PEN
transitions below V
must be kept at or below V
IH
. If RP# transitions to V
LKO
. V
CC
CC
must be kept at or above V
PEN
during V
IL
transitions down to V
during block erase,
PEN
PEN
256-Mbit J3 (x8/x16)
or V
PEN
transitions.
CC
, CE
falls outside of
0
, CE
PEN
PENLK
1
, or
69
,

Related parts for TE28F640J3C115SL7HA