TE28F640J3C115SL7HA Intel, TE28F640J3C115SL7HA Datasheet - Page 9

no-image

TE28F640J3C115SL7HA

Manufacturer Part Number
TE28F640J3C115SL7HA
Description
IC FLASH 64MBIT 115NS 56TSOP
Manufacturer
Intel
Datasheet

Specifications of TE28F640J3C115SL7HA

Format - Memory
FLASH
Memory Type
StrataFlash® FLASH
Memory Size
64M (8Mx8, 4Mx16)
Speed
115ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
56-TSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
860794
2.1
Datasheet
A[MAX:MIN]
Figure 1. 3 Volt Intel StrataFlash
VCCQ
suspended (and programming is inactive), program is suspended, or the device is in reset/power-
down mode. Additionally, the configuration command allows the STS signal to be configured to
pulse on completion of programming and/or block erases.
Three CE signals are used to enable and disable the device. A unique CE logic design (see
Table 13, “Chip Enable Truth Table” on page
multi-chip designs. External logic is not required when designing a single chip, a dual chip, or a 4-
chip miniature card or SIMM module.
The BYTE# signal allows either x8 or x16 read/writes to the device. BYTE#-low selects 8-bit
mode; address A0 selects between the low byte and high byte. BYTE#-high enables 16-bit
operation; address A1 becomes the lowest order address and address A0 is not used (don’t care). A
device block diagram is shown in Figure 4 on page 14.
When the device is disabled (see
standby mode is enabled. When RP# is at V
minimizes power consumption and provides write protection during reset. A reset time (t
required from RP# going high until data outputs are valid. Likewise, the device has a wake time
(t
and the Status Register is cleared.
Block Diagram
Input Buffer
Address
Address
Counter
PHWL
Latch
) from RP#-high until writes to the CUI are recognized. With RP# at V
A[2:0]
Y-Decoder
X-Decoder
®
Memory Block Diagram
Output
Buffer
Table 13 on page
128-Mbit: One-hundred
Comparator
32-Mbit: Thirty-two
64-Mbit: Sixty-four
128-Kbyte Blocks
Identifier
Register
Register
Status
Query
D[15:0]
Data
twenty-eight
Y-Gating
IL
33) reduces decoder logic typically required for
, a further power-down mode is enabled which
Input Buffer
33), with CEx at V
Multiplexer
Write State
Machine
Command
Interface
User
IH
and RP# at V
256-Mbit J3 (x8/x16)
IL
Program/Erase
Voltage Switch
, the WSM is reset
I/O Logic
Logic
IH
CE
, the
PHQV
STS
WE#
OE#
RP#
VCC
VPEN
CE0
CE1
CE2
GND
BYTE#
VCC
) is
9

Related parts for TE28F640J3C115SL7HA