MD5811-D256-V3Q18-P SanDisk, MD5811-D256-V3Q18-P Datasheet - Page 65

no-image

MD5811-D256-V3Q18-P

Manufacturer Part Number
MD5811-D256-V3Q18-P
Description
IC MDOC P3 256MB 48-TSOP
Manufacturer
SanDisk
Datasheet

Specifications of MD5811-D256-V3Q18-P

Format - Memory
FLASH
Memory Type
FLASH - Nand
Memory Size
256M (32M x 8)
Speed
55ns
Interface
Parallel
Voltage - Supply
2.5 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
48-TSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MD5811-D256-V3Q18-P
Manufacturer:
M-SYSTEMS
Quantity:
20 000
Part Number:
MD5811-D256-V3Q18-P/Y
Manufacturer:
PULSE
Quantity:
47
Part Number:
MD5811-D256-V3Q18-P/Y
Manufacturer:
M-SYSTEMS
Quantity:
20 000
10.5 Implementing the Interrupt Mechanism
10.5.1 Hardware Configuration
To configure the hardware for working with the interrupt mechanism, connect the IRQ# pin/ball to
the host interrupt input.
Note: A nominal 10 KΩ pull-up resistor must be connected to this pin/ball.
10.5.2 Software Configuration
Configuring the software to support the IRQ# interrupt is performed in two stages.
Stage 1
Configure the software so that when the system is initialized, the following steps occur:
1.
2.
3.
4.
Stage 2
Configure the software so that for every long flash I/O operation, the following steps occur:
1.
2.
3. Control is returned to the OS to continue other tasks. When the IRQ# interrupt is received,
4.
62
The correct value is written to the Interrupt Control register to configure Mobile DiskOnChip
P3 for:
Note: Refer to Section 8 for further information on the value to write to this register.
The host interrupt is configured to the selected input sensitivity, either edge or level-triggered.
The handshake mechanism between the interrupt handler and the OS is initialized.
The interrupt service routine to the host interrupt is connected and enabled.
The correct value is written to the Interrupt Control register to enable the IRQ# interrupt.
Note: Refer to Section 8 for further information on the value to write to this register.
The flash I/O operation starts.
other interrupts are disabled and the OS is flagged.
The OS either returns control immediately to the TrueFFS driver, or waits for the appropriate
condition to return control to the TrueFFS driver.
Interrupt source: Flash ready, data protection, last byte during DMA has been transferred,
or BCH ECC error has been detected (used during multi-page DMA operations).
Output sensitivity: Either edge or level-triggered
Data Sheet, Rev. 0.3
Mobile DiskOnChip P3
93-SR-009-8L

Related parts for MD5811-D256-V3Q18-P