SDED5-004G-NCT SanDisk, SDED5-004G-NCT Datasheet - Page 56

no-image

SDED5-004G-NCT

Manufacturer Part Number
SDED5-004G-NCT
Description
IC MDOC H3 4GB FBGA
Manufacturer
SanDisk
Datasheet

Specifications of SDED5-004G-NCT

Format - Memory
FLASH
Memory Type
FLASH - Nand
Memory Size
32G (4G x 8)
Interface
Parallel
Voltage - Supply
1.65 V ~ 1.95 V
Operating Temperature
-25°C ~ 85°C
Package / Case
115-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Speed
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SDED5-004G-NCT
Manufacturer:
SanDisk
Quantity:
10 000
Rev. 1.3
cycle made to mDOC must observe the multiplexed mode protocol. See Section 10 for more
information about the related timing requirements.
Please refer to Section 2.3 for ballout and signal descriptions, and to Section 10 for timing
specifications for a multiplexed interface.
9.7
9.7.1 Hardware Configuration
To configure the hardware for working with the interrupt mechanism, the IRQ# ball should be
connected to a host interrupt input.
9.7.2
IRQ# signal may be used by mDOC H3 to interrupt the host system, provided that device
interrupts are enabled. Interrupts can be enabled or disabled using the flHwConfig DOC Driver
API. For more information see the DOC Driver 1.0 Block Device (BD) Software Developer Kit
(SDK) Developer Guide. When asserted, the IRQ# signal will remain asserted until cleaned
(level only). This cleaning is performed automatically by the DOC Driver as part of the API
(read or write) completion.
mDOC H3 will interrupt the host system in the following cases:
9.8
mDOC H3 enhances performance using various proprietary techniques among them are
9.8.1 DMA Operation
mDOC H3 provides a DMARQ# output that enables data transfer using the host DMA
controller. During DMA operation, the DMARQ# output is used to notify the host DMA
controller that data is ready to be read or written. mDOC H3 protocol enables such data transfer
up to the maximal size of 128KB per read or write operation.
The DMARQ# output sensitivity is selected by setting the EDGE bit in the DMA Control
register:
1.
56
Edge DMARQ# output pulses to indicate to the DMA controller that a data is ready to be
transferred. The EDGE bit is set to 1 for this mode. The amount of data that will be
transferred corresponds to data block size.
Implementing the Interrupt Mechanism
Software Configuration
• Device is ready to receive a data block (excluding the first) during write operation.
• When using DMA transfers:
• On completion of block device operation to mDOC H3.
• Device is ready to send a data block during a read operation.
DMA and Burst Operation
• Burst operation to read or write large chunks of data, providing a Burst speed.
• DMA operation to release the CPU for other tasks in coordination with the platform’s
DMA controller. This is especially useful during the boot stage. Up to 128KB of data
can be transferred during a DMA operation.
mDOC H3 EFD Featuring Embedded TrueFFS Data Sheet
Design Considerations
92-DS-1205-10

Related parts for SDED5-004G-NCT