C8051T600QDB Silicon Laboratories Inc, C8051T600QDB Datasheet - Page 43

BOARD SOCKET DAUGHTER QFN

C8051T600QDB

Manufacturer Part Number
C8051T600QDB
Description
BOARD SOCKET DAUGHTER QFN
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of C8051T600QDB

Module/board Type
Socket Module - QFN
Data Bus Width
8 bit
Operating Supply Voltage
+ 1.8 V to + 3.6 V
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
C8051T600DK
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1406
9.3.3. Settling Time Requirements
A minimum tracking time is required before each conversion to ensure that an accurate conversion is per-
formed. This tracking time is determined by any series impedance, including the AMUX0 resistance, the
the ADC0 sampling capacitance, and the accuracy required for the conversion. Note that in delayed track-
ing mode, three SAR clocks are used for tracking at the start of every conversion. For many applications,
these three SAR clocks will meet the minimum tracking time requirements.
Figure 9.3 shows the equivalent ADC0 input circuit. The required ADC0 settling time for a given settling
accuracy (SA) may be approximated by Equation 9.1. See Table 8.10 for ADC0 minimum settling time
requirements as well as the mux impedance and sampling capacitor values.
Where:
SA is the settling accuracy, given as a fraction of an LSB (for example, 0.25 to settle within 1/4 LSB)
t is the required settling time in seconds
R
n is the ADC resolution in bits (10).
TOTAL
is the sum of the AMUX0 resistance and any external source resistance.
Note: See electrical specification tables for R
Input Pin
Equation 9.1. ADC0 Settling Time Requirements
Figure 9.3. ADC0 Equivalent Input Circuits
t
=
RC
MUX Select
ln
Input
------ -
SA
= R
2
n
MUX
* C
Rev. 1.2
R
R
TOTAL
SAMPLE
MUX
C
C8051T600/1/2/3/4/5/6
SAMPLE
MUX
and C
C
SAMPLE
SAMPLE
parameters.
43

Related parts for C8051T600QDB