R0K561622S000BE Renesas Electronics America, R0K561622S000BE Datasheet - Page 118

KIT STARTER FOR H8SX/1622

R0K561622S000BE

Manufacturer Part Number
R0K561622S000BE
Description
KIT STARTER FOR H8SX/1622
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr
Datasheets

Specifications of R0K561622S000BE

Contents
Board, Cables, CD, Debugger, Power Supply
Silicon Manufacturer
Renesas
Features
Coding And Debugging, E10A Emulator, RS232 Serial Connection
Kit Contents
Board
Silicon Family Name
H8SX/1622F
Silicon Core Number
R5F61622N50LGV
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
H8SX/1622
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Section 5 Exception Handling
Table 5.3
[Legend]
VBR:
Vector table address offset: See table 5.2.
5.3
A reset has priority over any other exception. When the RES pin goes low, all processing halts and
this LSI enters the reset state. To ensure that this LSI is reset, hold the RES pin low for at least 20
ms with the STBY pin driven high when the power is turned on. When operation is in progress,
hold the RES pin low for at least 20 cycles.
In addition to the RES pin, it is also possible to establish the reset state by two operations in the
internal circuit. One of them is to use an overflow in the watchdog timer. The other is to use an
external interrupt during deep software standby mode. For details, see section 4, Resets, section
15, Watchdog Timer (WDT), and section 24, Power-Down Modes.
A reset initializes the internal state of the CPU and the registers of the on-chip peripheral modules.
The interrupt control mode is 0 immediately after a reset. However, there are registers that will not
be initialized by issuing an internal reset based on the watchdog timer or by issuing an internal
reset based on the external interrupt during deep software standby mode. For details, see section 4,
Resets, section 15, Watchdog Timer (WDT), and section 24, Power-Down Modes.
Rev. 2.00 Sep. 16, 2009 Page 88 of 1036
REJ09B0414-0200
Exception Source
Reset, CPU address error
Other than above
Reset
Calculation Method of Exception Handling Vector Table Address
Vector base register
Calculation Method of Vector Table Address
Vector table address = (vector table address offset)
Vector table address = VBR + (vector table address offset)

Related parts for R0K561622S000BE