R0K561622S000BE Renesas Electronics America, R0K561622S000BE Datasheet - Page 348

KIT STARTER FOR H8SX/1622

R0K561622S000BE

Manufacturer Part Number
R0K561622S000BE
Description
KIT STARTER FOR H8SX/1622
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr
Datasheets

Specifications of R0K561622S000BE

Contents
Board, Cables, CD, Debugger, Power Supply
Silicon Manufacturer
Renesas
Features
Coding And Debugging, E10A Emulator, RS232 Serial Connection
Kit Contents
Board
Silicon Family Name
H8SX/1622F
Silicon Core Number
R5F61622N50LGV
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
H8SX/1622
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Section 9 DMA Controller (DMAC)
(4)
Figure 9.29 shows an example of normal transfer mode activated by the DREQ signal falling edge.
The DREQ signal is sampled every cycle from the next rising edge of the Bφ signal immediately
after the DTE bit write cycle.
When a low level of the DREQ signal is detected while a transfer request by the DREQ signal is
enabled, a transfer request is held in the DMAC. When the DMAC is activated, the transfer
request is cleared and starts detecting a high level of the DREQ signal for falling edge detection. If
a high level of the DREQ signal has been detected until completion of the DMA write cycle,
receiving the next transfer request resumes and then a low level of the DREQ signal is detected.
This operation is repeated until the transfer is completed.
Rev. 2.00 Sep. 16, 2009 Page 318 of 1036
REJ09B0414-0200
DREQ
Address bus
DMA
operation
Channel
[1]
[2][5] The DMAC is activated and the transfer request is cleared.
[3][6] A DMA cycle is started and sampling the DREQ signal at the rising edge of the Bφ signal is started to detect a high level of the
[4][7] When a high level of the DREQ signal has been detected, transfer request enable is resumed after completion of the write cycle.
Activation Timing by DREQ Falling Edge
After DMA transfer request is enabled, a low level of the DREQ signal is detected at the rising edge of the Bφ signal and a transfer
request is held.
DREQ signal.
(A low level of the DREQ signal is detected at the rising edge of the Bφ signal and a transfer request is held. This is the same as [1].)
Figure 9.29 Example of Transfer in Normal Transfer Mode Activated
Wait
[1]
Request
Bus released
Min. of 3 cycles
[2]
Read
[3]
Duration of transfer
Transfer source Transfer destination
request disabled
DMA read
cycle
Write
by DREQ Falling Edge
Transfer request enable resumed
DMA write
cycle
Wait
[4]
Request
Min. of 3 cycles
Bus released
[5]
Read
Duration of transfer
[6]
request disabled
Transfer source
DMA read
cycle
Write
Transfer request enable resumed
Transfer destination
DMA write
cycle
Wait
[7]
Bus released

Related parts for R0K561622S000BE