Z8F08200100KIT Zilog, Z8F08200100KIT Datasheet - Page 99

no-image

Z8F08200100KIT

Manufacturer Part Number
Z8F08200100KIT
Description
DEV KIT FOR Z8 ENCORE 4K TO 8K
Manufacturer
Zilog
Series
Z8 Encore!®r
Type
MCUr
Datasheets

Specifications of Z8F08200100KIT

Contents
Evaluation Board, Cable, Power Supply, Software and Documentation
Data Bus Width
8 bit
Interface Type
RS-485
Silicon Manufacturer
Zilog
Core Architecture
Z8 Encore
Silicon Core Number
Z8F0822SJ020
Silicon Family Name
XP F0822
For Use With/related Products
Z8 Encore!™
For Use With
269-4661 - KIT ACC ETHERNET SMART CABLE
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
269-3183
Table 48. Watchdog Timer Control Register (WDTCTL)
Watchdog Timer Control Register Definitions
PS022517-0508
BITS
FIELD
RESET
R/W
ADDR
Reset or Stop Mode Recovery Event
Power-On Reset
Reset through RESET pin assertion
Reset through WDT time-out
Reset through the OCD (OCTCTL[1] set to 1)
Reset from STOP Mode through the DBG Pin driven Low
Stop Mode Recovery through GPIO pin transition
Stop Mode Recovery through WDT time-out
Watchdog Timer Control Register
POR
7
All three Watchdog Timer Reload Registers must be written in this order. There must be
no other register writes between each of these operations. If a register write occurs, the
lock state machine resets and no further writes occur unless the sequence is restarted. The
value in the Watchdog Timer Reload Registers is loaded into the counter when the WDT is
first enabled and every time a WDT instruction is executed.
The Watchdog Timer Control Register (WDTCTL), detailed in
Register that indicates the source of the most recent Reset event, a Stop Mode Recovery
event, and a WDT time-out. Reading this register resets the upper four bits to 0.
Writing the
(WDTCTL) address unlocks the three Watchdog Timer Reload Byte registers (WDTU,
WDTH, and WDTL) to allow changes to the time-out period. These write operations to
the WDTCTL address produce no effect on the bits in the WDTCTL. The locking
mechanism prevents spurious writes to the Reload registers.
POR—Power-On Reset Indicator
If this bit is set to 1, a POR event occurred. This bit is reset to 0, if a WDT time-out or
Stop Mode Recovery occurs. This bit is also reset to 0, when the register is read.
See descriptions below
STOP
6
55H
,
AAH
WDT
unlock sequence to the Watchdog Timer Control Register
5
EXT
4
FF0H
R
POR STOP WDT
3
1
0
0
1
1
0
0
Z8 Encore! XP
0
0
0
0
0
1
1
2
0
Reserved
Table
Product Specification
0
0
1
0
0
0
1
48, is a Read-Only
EXT
1
®
0
1
0
0
0
0
0
F0822 Series
Watchdog Timer
0
86

Related parts for Z8F08200100KIT