AD7243 Analog Devices, AD7243 Datasheet

no-image

AD7243

Manufacturer Part Number
AD7243
Description
LC2MOS 12-Bit Serial DACPORT
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7243
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7243A
Manufacturer:
ti
Quantity:
41
Part Number:
AD7243AN
Manufacturer:
AD
Quantity:
5 510
Part Number:
AD7243ANZ
Manufacturer:
AMTEL
Quantity:
648
Part Number:
AD7243ANZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7243AQ
Manufacturer:
HP
Quantity:
13
Part Number:
AD7243AR
Manufacturer:
ST
0
Part Number:
AD7243AR
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7243ARZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7243ARZ-REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7243BNZ
Manufacturer:
AD
Quantity:
310
Part Number:
AD7243BQ
Manufacturer:
H
Quantity:
4
Part Number:
AD7243GBQ
Manufacturer:
ALTERA
Quantity:
18
Part Number:
AD7243SQ/883B
Manufacturer:
AD
Quantity:
1 520
a
GENERAL DESCRIPTION
The AD7243 is a complete 12-bit, voltage output, digital-to-
analog converter with output amplifier and Zener voltage refer-
ence on a monolithic CMOS chip. No external trims are
required to achieve full specified performance.
The output amplifier is capable of developing +10 V across a
2 kΩ load. The output voltage ranges with single supply opera-
tion are 0 V to +5 V or 0 V to +10 V, while an additional bipo-
lar ± 5 V output range is available with dual supplies. The ranges
are selected using the internal gain resistor.
The data format is natural binary in both unipolar ranges, while
either offset binary or two’s complement format may be selected
in the bipolar range. A CLR function is provided which sets the
output to 0 V in both unipolar ranges and in the two’s comple-
ment bipolar range, while with offset binary data format, the
output is set to –REFIN. This function is useful as a power-on
reset as it allows the output to be set to a known voltage level.
The AD7243 features a fast versatile serial interface which
allows easy connection to both microcomputers and 16-bit digi-
tal signal processors with serial ports. The serial data may be
applied at rates up to 5 MHz allowing a DAC update rate of
300 kHz. A serial data output capability is also provided which
allows daisy chaining in multi-DAC systems. This feature allows
any number of DACs to be used in a system with a simple
4-wire interface. All DACs may be updated simultaneously
using LDAC.
DACPORT is a registered trademark of Analog Devices, Inc.
The AD7243 is fabricated on Linear Compatible CMOS
(LC
aged in 16-lead DIP and 16-lead SOIC packages.
PRODUCT HIGHLIGHTS
1. Complete 12-Bit DACPORT
2. Single or Dual Supply Operation.
3. Minimum 3-wire interface to most DSP processors.
4. DAC Update Rate–300 kHz.
5. Serial Data Output allows easy daisy-chaining in multiple
The AD7243 is a complete, voltage output, 12-bit DAC on
a single chip. The single chip design is inherently more
reliable than multichip designs.
DAC systems.
2
MOS), an advanced, mixed technology process. It is pack-
REFOUT
REFIN
FUNCTIONAL BLOCK DIAGRAM
SDIN CLR
AD7243
12-Bit Serial DACPORT
COMP
BIN/
INPUT SHIFT REGISTER
SCLK
12 - BIT DAC
DAC LATCH
®
12
12
SYNC LDAC
V
DD
DCEN SDO
AD7243
2R
2R
LC
R
V
AGND
DGND
V
2
OUT
SS
OFS
MOS

Related parts for AD7243

AD7243 Summary of contents

Page 1

... DIP and 16-lead SOIC packages. PRODUCT HIGHLIGHTS 1. Complete 12-Bit DACPORT ® The AD7243 is a complete, voltage output, 12-bit DAC on a single chip. The single chip design is inherently more reliable than multichip designs. 2. Single or Dual Supply Operation. 3. Minimum 3-wire interface to most DSP processors. ...

Page 2

... AD7243–SPECIFICATIONS 2 Parameter A STATIC PERFORMANCE Resolution 12 ± Relative Accuracy ± 0.9 3 Differential Nonlinearity ± Unipolar Offset Error ± Bipolar Zero Error ± Full-Scale Error ± Full-Scale Temperature Coefficient REFERENCE OUTPUT Reference Output Range, REFOUT 4.95/5.05 ± Reference Temperature Coefficient Reference Load Change (∆ ...

Page 3

... ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7243 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality ...

Page 4

... It is measured after allowing for zero and full-scale errors and is expressed in LSBs percentage of full-scale reading. Single Supply Linearity and Gain Error The output amplifier on the AD7243 can have true negative off- sets even when the part is operated from a single +15 V supply. However, because the negative supply rail (V put cannot actually go negative ...

Page 5

... Instead, linearity of the AD7243 in the unipolar mode is measured between full scale and the lowest code which is guaranteed to produce a positive output voltage. ...

Page 6

... With DCEN at Logic 0 the standalone mode is selected. In this mode a low SYNC input provides the frame synchronization signal which tells the AD7243 that valid serial data on the SDIN input will be available for the next 16 falling edges of SCLK. An internal counter/decoder circuit provides a low gating signal so that only 16 data bits are clocked into the input shift register ...

Page 7

... SDO line. By connecting this line to the SDIN input on the next AD7243 in the chain, a multi-DAC interface may be constructed. Sixteen SCLK pulses are required for each DAC in the system. Therefore, the total number of clock cycles must equal 16N where N is the total number of devices in the chain ...

Page 8

... Dual supplies may be used to improve settling time and give increased current sink capability for the amplifier. Figure 9 shows the connection diagram for unipolar operation of the AD7243. Table I shows the digital code vs. analog output for this configuration ...

Page 9

... The data transfer is initiated by TFS going low. Data from the ADSP-2101/ADSP-2102 is clocked into the AD7243 on the falling edge of SCLK. When the data transfer is complete, TFS is taken high. In the interface shown the DAC is updated using an external timer which generates an LDAC pulse ...

Page 10

... The 87C51 transmits its serial data in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. To load data to the AD7243, P3.3 is left low after the first eight bits are trans- ferred and a second byte of data is then transferred serially to the AD7243. When the second serial transfer is complete, the P3.3 line is taken high ...

Page 11

... In many process control type applications it is necessary to pro- vide an isolation barrier between the controller and the unit be- ing controlled. Opto-isolators can provide voltage isolation in excess of 3 kV. The serial loading structure of the AD7243 makes it ideal for opto-isolated interfaces as the number of in- terface lines is kept to a minimum. ...

Page 12

... AD7243 0.18 (4.57) 0.200 (5.08) MAX 0.022 (0.558) 0.014 (0.356) 16 0.300 (7.62) 0.292 (7.42) 1 0.011 (0.279) 0.004 (0.102) STANDOFF 0.050 (1.27) REF OUTLINE DIMENSIONS Dimensions shown in inches and (mm). Plastic DIP (N-16 0.25 0.31 (6.35) (7.87 0.87 (22.1) MAX 0.035 (0.89) 0.125 (3.18) MIN 0.033 (0.84) 0.1 (2.54) 0.018 (0.46) Cerdip (Q-16 0.310 (7.87) TOP VIEW 0.220 (5.59) (Not to Scale 0.840 (21.34) MAX ...

Related keywords