IDT72V36110 Integrated Device Technology, IDT72V36110 Datasheet

no-image

IDT72V36110

Manufacturer Part Number
IDT72V36110
Description
128k X 36 Supersync Ii Fifo, 3.3v
Manufacturer
Integrated Device Technology
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V36110
Manufacturer:
LT
Quantity:
600
Part Number:
IDT72V36110L10PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V36110L10PF
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT72V36110L10PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V36110L15PF
Manufacturer:
IDT
Quantity:
1
Part Number:
IDT72V36110L15PF
Manufacturer:
IDT
Quantity:
7
Part Number:
IDT72V36110L15PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V36110L15PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V36110L15PFI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V36110L6PFG
Manufacturer:
IDT Integrated Device Technolo
Quantity:
135
FEATURES:
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SuperSync II FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FUNCTIONAL BLOCK DIAGRAM
*Available on the PBGA package only.
Choose among the following memory organizations:
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Higher density, 2Meg and 4Meg SuperSync II FIFOs
Up to 166 MHz Operation of the Clocks
User selectable Asynchronous read and/or write ports (PBGA Only)
User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
Big-Endian/Little-Endian user selectable byte representation
5V input tolerant
Fixed, low first word latency
Zero latency retransmit
Auto power down minimizes standby power consumption
IDT72V36100 ⎯ ⎯ ⎯ ⎯ ⎯
IDT72V36110 ⎯ ⎯ ⎯ ⎯ ⎯
*
*
*
* *
*
ASYW
MRS
TRST
PRS
TMS
TDO
OW
TCK
BM
TDI
BE
IW
IP
65,536 x 36
131,072 x 36
CONFIGURATION
WRITE CONTROL
WRITE POINTER
JTAG CONTROL
WEN
(BOUNDARY
CONTROL
RESET
LOGIC
LOGIC
LOGIC
SCAN)
BUS
WCLK/WR
3.3 VOLT HIGH-DENSITY SUPERSYNC II™
36-BIT FIFO
65,536 x 36
131,072 x 36
*
*
OE
OUTPUT REGISTER
INPUT REGISTER
D
Q
0
RAM ARRAY
0
131,072 x 36
65,536 x 36
-D
-Q
n
n
(x36, x18 or x9)
(x36, x18 or x9)
1
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
• • • • •
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Program programmable flags by either serial or parallel means
Select IDT Standard timing (using EF and FF flags) or First Word
Fall Through timing (using OR and IR flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
JTAG port, provided for Boundary Scan function (PBGA Only)
Independent Read and Write Clocks (permit reading and writing
simultaneously)
Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/
72V3670/72V3680/72V3690) family
High-performance submicron CMOS technology
Industrial temperature range (–40° ° ° ° ° C to +85° ° ° ° ° C) is available
Green parts available, see ordering information
OFFSET REGISTER
READ POINTER
LOGIC
CONTROL
FLAG
LOGIC
READ
LD
SEN
RCLK/RD
REN
RM
RT
ASYR
PAF
FWFT/SI
FSEL1
FF/IR
EF/OR
PAE
HF
PFM
FSEL0
6117 drw01
*
*
APRIL 2006
IDT72V36100
IDT72V36110
DSC-6117/13

Related parts for IDT72V36110

IDT72V36110 Summary of contents

Page 1

... Choose among the following memory organizations: IDT72V36100 ⎯ ⎯ ⎯ ⎯ ⎯ 65,536 x 36 IDT72V36110 ⎯ ⎯ ⎯ ⎯ ⎯ 131,072 x 36 • • • • • Higher density, 2Meg and 4Meg SuperSync II FIFOs • • • • • ...

Page 2

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 DESCRIPTION: The IDT72V36100/72V36110 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs ...

Page 3

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 DESCRIPTION (CONTINUED) WCLK when WEN is asserted. During Asynchronous operation only the WR input is used to write data into the FIFO. Data is written on a ...

Page 4

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 DESCRIPTION (CONTINUED) operation, which consists of activating REN and enabling a rising RCLK edge, will shift the word from internal memory to the data output lines. In ...

Page 5

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 asynchronous PAE/PAF configuration is selected, the PAE is asserted LOW on the LOW-to-HIGH transition of RCLK. PAE is reset to HIGH on the LOW- to-HIGH transition ...

Page 6

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 PIN DESCRIPTION (TQFP AND PBGA PACKAGES) Symbol Name I/O BM (1) Bus-Matching I BM works with IW and OW to select the bus sizes for both write ...

Page 7

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 PIN DESCRIPTION-CONTINUED (TQFP & PBGA PACKAGES) Symbol Name I/O SEN SEN enables serial loading of programmable flag offsets. Serial Enable I If Synchronous operation of the write ...

Page 8

... Input High Voltage Com’l/Ind’l 2.0 — Input Low Voltage Com’l/Ind’l — — Operating Temperature 0 — Commercial Operating Temperature -40 — Industrial = -40°C to +85°C; JEDEC JESD8-A compliant) A IDT72V36100L IDT72V36110L Commercial and Industrial ( 7-5, 10 CLK Min. Max. –1 1 –10 10 2.4 — — 0.4 — ...

Page 9

... FIFO TM (1) = 3.3V ± 0.15V -40°C to +85°C; JEDEC JESD8-A compliant Commercial Com’l & Ind’l (2) PBGA & TQFP PBGA & TQFP IDT72V36100L6 IDT72V36100L7-5 IDT72V36100L10 IDT72V36110L6 IDT72V36110L7-5 IDT72V36110L10 Min. Max. Min. Max. — 166 — 133 ( — ...

Page 10

... JEDEC JESD8-A compliant Commercial IDT72V36100L6 IDT72V36110L6 Min. — 0.6 10 4.5 4.5 8 — — — — 10 COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES Com’l & Ind’l IDT72V36100L7-5 IDT72V36110L7-5 Max. Min. Max. Unit 100 — 83 MHz 8 0 — 12 — ns — 5 — ns — ...

Page 11

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 TEST CONDITIONS Input Pulse Levels Input Rise/Fall Times Input Timing Reference Levels Output Reference Levels Output Load for t = 10ns CLK Output Load ...

Page 12

... PAF to go LOW. Again reads are performed, the PAF will go LOW after (65,537-m) writes for the IDT72V36100 and (131,073-m) writes for the IDT72V36110, where m is the full offset value. The default setting for these values are stated in the footnote of Table 2. ...

Page 13

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 TABLE 2 — DEFAULT PROGRAMMABLE FLAG OFFSETS IDT72V36100, 72V36110 LD FSEL1 FSEL0 ...

Page 14

... FF PAF HF IDT72V36110 ( (n+1) to 65,536 H H 65,537 to (131,072-(m+1 (131,072-m) to 131,071 L L 131,072 IR PAF HF PAE OR IDT72V36110 n (n+2) to 65,537 L H 65,538 to (131,073-(m+1 (131,073-m) to 131,072 H L 131,073 14 COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES PAE ...

Page 15

... COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES IDT72V36100 IDT72V36110 Parallel write to registers: Empty Offset (LSB) Empty Offset (MSB) Full Offset (LSB) Full Offset (MSB) Parallel read from registers: Empty Offset (LSB) Empty Offset (MSB) Full Offset (LSB) Full Offset (MSB) ...

Page 16

... D/Q19 D/Q17 D/Q8 FULL OFFSET REGISTER (PAF IDT72V36100/IDT72V36110 ⎯ x36 Bus Width 1st Parallel Offset Write/Read Cycle D/Q17 Data Inputs/Outputs D/Q16 EMPTY OFFSET (LSB) REGISTER (PAE ...

Page 17

... FULL OFFSET REGISTER (PAF FULL OFFSET REGISTER (PAF) IDT72V36110 ⎯ x9 Bus Width # of Bits Used: 16 bits for the IDT72V36100 17 bits for the IDT72V36110 Note: All unused bits of the LSB & MSB are don’t care APRIL 6, 2006 D/Q0 1 D/Q0 9 D/Q0 17 D/Q0 1 D/Q0 9 ...

Page 18

... words should have been written into the FIFO, and read from the FIFO, between Reset (Master or Partial) and the time of Retransmit setup 65,537 for the IDT72V36100 and 131,073 for the IDT72V36110. If IDT Standard mode is selected, the FIFO will mark the beginning of the Retransmit setup by setting EF LOW ...

Page 19

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 FWFT mode is selected, the FIFO will mark the beginning of the Retransmit setup by setting OR HIGH. During this period, the internal read pointer is ...

Page 20

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 SIGNAL DESCRIPTION INPUTS: DATA Data inputs for 36-bit wide data ( data inputs for 18-bit wide data ...

Page 21

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 If, at the time of Master Reset, FWFT/SI is LOW, then IDT Standard mode will be selected. This mode uses the Empty Flag (EF) to indicate whether ...

Page 22

... IR goes HIGH, inhibiting further write operations reads are performed after a reset (either MRS or PRS), IR will go HIGH after D writes to the FIFO (D = 65,537 for the IDT72V36100 and 131,073 for the IDT72V36110). See Figure 9, Write Timing (FWFT Mode), for the relevant timing information. ...

Page 23

... In FWFT mode reads are performed after reset (MRS or PRS), HF will go LOW after (D-1 writes to the FIFO, where D = 65,537 for the IDT72V36100 and 131,073 for the IDT72V36110. See Figure 22, Half-Full Flag Timing (IDT Standard and FWFT Modes), for the relevant timing information. Because HF is updated by both RCLK and WCLK considered asynchronous ...

Page 24

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 BYTE ORDER ON INPUT PORT: BYTE ORDER ON OUTPUT PORT ...

Page 25

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 BYTE ORDER ON INPUT PORT: BYTE ORDER ON OUTPUT PORT BYTE ...

Page 26

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 MRS t RSS REN t RSS WEN t RSS FWFT/SI t RSS LD t RSS ASYW, ASYR t RSS FSEL0, FSEL1 t RSS BM, OW ...

Page 27

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 PRS t RSS REN t RSS WEN t RSS RT t RSS SEN EF/OR FF/IR PAE PAF 36-BIT FIFO TM t ...

Page 28

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 WRITE WCLK 1 (1) t SKEW1 WEN RCLK t t ENS ENH REN ...

Page 29

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 36-BIT FIFO TM 29 COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES APRIL 6, 2006 ...

Page 30

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 36-BIT FIFO TM 30 COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES APRIL 6, 2006 ...

Page 31

... No more than may be written to the FIFO between Reset (Master or Partial) and Retransmit setup. Therefore, FF will be HIGH throughout the Retransmit setup procedure 65,536 for the IDT72V36100 and 131,072 for the IDT72V36110. 5. There must be at least two words written to the FIFO before a Retransmit operation can be invoked. ...

Page 32

... Retransmit setup is complete after OR returns LOW more than words may be written to the FIFO between Reset (Master or Partial) and Retransmit setup. Therefore, IR will be LOW throughout the Retransmit setup procedure 65,537 for the IDT72V36100 and 131,073 for the IDT72V36110 LOW. ...

Page 33

... No more than may be written to the FIFO between Reset (Master or Partial) and Retransmit setup. Therefore, FF will be HIGH throughout the Retransmit setup procedure 65,536 for the IDT72V36100 and 131,072 for the IDT72V36110. 5. There must be at least two words written to the FIFO before a Retransmit operation can be invoked. ...

Page 34

... There must be at least two words written to the FIFO before a Retransmit operation can be invoked set LOW during MRS. WCLK t ENS SEN t LDS BIT 0 SI NOTE for the IDT72V36100 and for the IDT72V36110. Figure 15. Serial Loading of Programmable Flag Registers (IDT Standard and FWFT Modes) 36-BIT FIFO ( ...

Page 35

... PAF offset maximum FIFO depth. In IDT Standard mode 65,536 for the IDT72V36100 and 131,072 for the IDT72V36110. In FWFT mode 65,537 for the IDT72V36100 and 131,073 for the IDT72V36110. is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that PAF will go HIGH (after one WCLK cycle plus t 3 ...

Page 36

... NOTES PAF offset maximum FIFO Depth. In IDT Standard Mode 65,536 for the IDT72V36100 and 131,072 for the IDT72V36110. In FWFT Mode 65,537 for the IDT72V36100 and 131,073 for the IDT72V36110. 3. PAF is asserted to LOW on WCLK transition and reset to HIGH on RCLK transition. ...

Page 37

... REN NOTES IDT Standard mode maximum FIFO depth 65,536 for the IDT72V36100 and 131,072 for the IDT72V36110 FWFT mode maximum FIFO depth 65,537 for the IDT72V36100 and 131,073 for the IDT72V36110. Figure 22. Half-Full Flag Timing (IDT Standard and FWFT Modes) ...

Page 38

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 RCLK REN FFA NOTE LOW and WEN = LOW. Figure 23. Asynchronous Write, ...

Page 39

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 Write WCLK 1 WEN SKEW t CYL Last Word W X NOTE LOW and REN = ...

Page 40

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 CYC t t CYH CYL Last Word in O/P Register t RPE t EFA EF NOTES ...

Page 41

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 OPTIONAL CONFIGURATIONS WIDTH EXPANSION CONFIGURATION Word width may be increased simply by connecting together the control signals of multiple devices. Status flags can be detected from any ...

Page 42

... DEPTH EXPANSION CONFIGURATION (FWFT MODE ONLY) The IDT72V36100 can easily be adapted to applications requiring depths greater than 65,536 and 131,072 for the IDT72V36110, with an 36-bit bus width. In FWFT mode, the FIFOs can be connected in series (the data outputs of one FIFO connected to the data inputs of the next) with no external logic necessary. ...

Page 43

... TCK t JTCKH Figure 31. Standard JTAG Timing JTAG AC ELECTRICAL CHARACTERISTICS (V = 3.3V CC Parameter JTAG Clock Input Period t IDT72V36100 JTAG Clock HIGH IDT72V36110 JTAG Clock Low Min. Max. Units JTAG Clock Rise Time - 20 ns JTAG Clock Fall Time JTAG Reset ...

Page 44

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 JTAG INTERFACE Five additional pins (TDI, TDO, TMS, TCK and TRST) are provided to support the JTAG boundary scan interface. The IDT72V36100/72V36110 incorporates the necessary tap controller ...

Page 45

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 Input = TMS NOTE: 1. Five consecutive TCK cycles with TMS = 1 will reset the TAP. Refer to the IEEE Standard Test Access Port ...

Page 46

... IDT JEDEC ID number is 0xB3. This translates to 0x33 when the parity is dropped in the 11-bit Manufacturer ID field. For the IDT72V36100/72V36110, the Part Number field contains the following values: Device Part# Field IDT72V36100 IDT72V36110 31(MSB Version (4 bits) Part Number (16-bit) Manufacturer ID (11-bit) 0X0 ...

Page 47

IDT72V36100/72V36110 3.3V HIGH DENSITY SUPERSYNC II 65,536 x 36 and 131,072 x 36 HIGH-IMPEDANCE The optional High-Impedance instruction sets all outputs (including two-state as well as three-state types disabled (high-impedance) state and selects the one-bit ...

Page 48

ORDERING INFORMATION IDT XXXXX X XX Device Type Power Speed NOTES: 1. Industrial temperature range product for 7-5ns and 15ns are available as standard device. All other speed grades are available by special order. 2. Green parts are available. For ...

Related keywords