PIC12C509A-04E/SN Microchip Technology, PIC12C509A-04E/SN Datasheet - Page 43

no-image

PIC12C509A-04E/SN

Manufacturer Part Number
PIC12C509A-04E/SN
Description
IC MCU OTP 1KX12 8SOIC
Manufacturer
Microchip Technology
Series
PIC® 12Cr

Specifications of PIC12C509A-04E/SN

Core Size
8-Bit
Program Memory Size
1.5KB (1K x 12)
Core Processor
PIC
Speed
4MHz
Peripherals
POR, WDT
Number Of I /o
5
Program Memory Type
OTP
Ram Size
41 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
8-SOIC (3.9mm Width)
Controller Family/series
PIC12
No. Of I/o's
6
Ram Memory Size
41Byte
Cpu Speed
4MHz
No. Of Timers
1
Package
8SOIC N
Device Core
PIC
Family Name
PIC12
Maximum Speed
4 MHz
Operating Supply Voltage
3.3|5 V
Data Bus Width
8 Bit
Number Of Programmable I/os
5
Number Of Timers
1
Processor Series
PIC12C
Core
PIC
Data Ram Size
41 B
Maximum Clock Frequency
4 MHz
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
DVMCPA, ICE2000
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
309-1046 - ADAPTER 8-SOIC TO 8-DIP309-1045 - ADAPTER 8-SOIC TO 8-DIP
Eeprom Size
-
Data Converters
-
Connectivity
-
Lead Free Status / Rohs Status
 Details
8.6.1
The WDT has a nominal time-out period of 18 ms,
(with no prescaler). If a longer time-out period is
desired, a prescaler with a division ratio of up to 1:128
can be assigned to the WDT (under software control)
by writing to the OPTION register. Thus, a time-out
period of a nominal 2.3 seconds can be realized.
These periods vary with temperature, V
part process variations (see DC specs).
Under worst case conditions (V
= Max., max. WDT prescaler), it may take several
seconds before a WDT time-out occurs.
FIGURE 8-12: WATCHDOG TIMER BLOCK DIAGRAM
TABLE 8-6:
N/A
Legend: Shaded boxes = Not used by Watchdog Timer, — = unimplemented, read as ’0’, u = unchanged
Address
1999 Microchip Technology Inc.
WDT PERIOD
OPTION
Name
Note: T0CS, T0SE, PSA, PS2:PS0
SUMMARY OF REGISTERS ASSOCIATED WITH THE WATCHDOG TIMER
Configuration Bit
WDT Enable
Watchdog
are bits in the OPTION register.
Timer
GPWU
Bit 7
From Timer0 Clock Source
(Figure 8-5)
DD
= Min., Temperature
GPPU
Bit 6
DD
and part-to-
T0CS
1
0
Bit 5
PSA
M
U
X
T0SE
Bit 4
Bit 3
PSA
0
8.6.2
The CLRWDT instruction clears the WDT and the
postscaler, if assigned to the WDT, and prevents it
from timing out and generating a device RESET.
The SLEEP instruction resets the WDT and the
postscaler, if assigned to the WDT. This gives the
maximum SLEEP time before a WDT wake-up reset.
Time-out
8 - to - 1 MUX
WDT
MUX
Postscaler
Postscaler
Bit 2
PS2
1
WDT PROGRAMMING CONSIDERATIONS
Bit 1
PS1
PSA
To Timer0 (Figure 8-4)
Bit 0
PS0
PS2:PS0
PIC12C5XX
1111 1111
Power-On
Value on
Reset
DS40139E-page 43
1111 1111
All Other
Value on
Resets

Related parts for PIC12C509A-04E/SN