PIC18F45J10-I/PT Microchip Technology, PIC18F45J10-I/PT Datasheet - Page 2

IC PIC MCU FLASH 16KX16 44TQFP

PIC18F45J10-I/PT

Manufacturer Part Number
PIC18F45J10-I/PT
Description
IC PIC MCU FLASH 16KX16 44TQFP
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F45J10-I/PT

Core Size
8-Bit
Program Memory Size
32KB (16K x 16)
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Core Processor
PIC
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Number Of I /o
32
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 13x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-TQFP, 44-VQFP
Controller Family/series
PIC18
No. Of I/o's
32
Ram Memory Size
1KB
Cpu Speed
40MHz
No. Of Timers
3
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1024 B
Interface Type
MSSP, SPI, I2C, EUSART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
32
Number Of Timers
3
Maximum Operating Temperature
+ 100 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734, 52712-325, EWPIC18
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, DV164136, DM163022, DM183040
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 13 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AC162074 - HEADER INTRFC MPLAB ICD2 44TQFPMA180013 - MODULE PLUG-IN 18F45J10 44TQFPAC162067 - HEADER INTRFC MPLAB ICD2 40/28PAC164330 - MODULE SKT FOR 44TQFP 18F45J10
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F45J10-I/PT
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
PIC18F45J10-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F45J10-I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC18F45J10-I/PT
0
Company:
Part Number:
PIC18F45J10-I/PT
Quantity:
3 200
PIC18F45J10 FAMILY
TABLE 2:
DS80494B-page 2
Timer1
EUSART
EUSART
EUSART
EUSART
MSSP
MSSP
Core
EUSART
ECCP
MSSP
EUSART
Note 1:
Module
Only those issues indicated in the last column apply to the current silicon revision.
16-Bit
Counter
Reception
Baud Rate
Buffer
9-Bit
SPI
I
Program
Memory
Transmission
PWM
I
Interrupt
2
2
C™
C™
SILICON ISSUE SUMMARY
Feature
Number
Item
10.
11.
12.
1.
2.
3.
4.
5.
6.
7.
8.
9.
In 16-Bit Asynchronous Counter mode or 16-Bit
Asynchronous Oscillator mode, the TMR1H buffer
does not update when TMR1L is read.
In asynchronous duplex communication, received
data can get corrupted if any bit of the TXSTA register
is modified during reception.
In Synchronous mode, EUSART baud rates using
SPBRG values of '0' and '1' may not function
correctly.
After the last received byte has been read from the
EUSART Receive Buffer (RCREG), the value is no
longer valid for subsequent read operations.
In 9-Bit Asynchronous Full-Duplex Receive mode,
received data may be corrupted if the TX9D bit
(TXSTA<0>) is not modified immediately after RCIDL
(BAUDCON<6>) is set.
In SPI mode, the Buffer Full flag bit (BF,
SSPxSTAT<0>), the Write Collision Detect bit
(WCOL, SSPxCON1<7>) and the Receive Overflow
Indicator bit (SSPOV, SSPxCON1<6>) are not reset
upon disabling the SPI module.
After a Power-on Reset, I
properly if only the SCLx and SDAx pins have been
configured as either inputs or outputs.
Writes to program memory address, 300000h, that
are not blocked, can cause different locations of the
program memory to become corrupted.
In rare situations, one or more extra zero bytes may
appear in packets transmitted with the module in
Asynchronous mode.
When switching direction in Full-Bridge PWM mode,
the modulated outputs will switch immediately instead
of waiting for the next PWM cycle. This may generate
unexpected short pulses on the modulated outputs.
When configured for I
module may not receive the correct data, in extremely
rare cases. This occurs only if the Serial Receive/
Transmit Buffer Register (SSPBUF) is not read within
a window after the SSPxIF interrupt (PIR1<3>) has
occurred.
In rare situations, unexpected results may occur if
interrupts are disabled and enabled and a two-cycle
instruction is executed.
Issue Summary
2
C slave reception, the MSSP
2
C mode may not initialize
 2009 Microchip Technology Inc.
Affected Revisions
A2
X
X
X
X
X
X
X
X
X
X
X
X
A3
X
X
X
X
X
X
X
X
X
X
X
X
A4
X
X
X
X
X
X
X
X
X
X
X
X
(1)

Related parts for PIC18F45J10-I/PT