AT32UC3A0128-ALUR Atmel, AT32UC3A0128-ALUR Datasheet - Page 385

MCU AVR32 128K FLASH 144LQFP

AT32UC3A0128-ALUR

Manufacturer Part Number
AT32UC3A0128-ALUR
Description
MCU AVR32 128K FLASH 144LQFP
Manufacturer
Atmel
Series
AVR®32 UC3r
Datasheets

Specifications of AT32UC3A0128-ALUR

Core Processor
AVR
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, SSC, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
109
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Package
144LQFP
Device Core
AVR32
Family Name
AT32
Maximum Speed
66 MHz
Operating Supply Voltage
1.8|3.3 V
Data Bus Width
32 Bit
Number Of Programmable I/os
69
Interface Type
Ethernet/I2S/JTAG/SPI/TWI/USART
Number Of Timers
3
For Use With
ATEVK1105 - KIT EVAL FOR AT32UC3A0ATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMR770-1008 - ISP 4PORT ATMEL AVR32 MCU SPIATEVK1100 - KIT DEV/EVAL FOR AVR32 AT32UC3A
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3A0128-ALUR
Manufacturer:
Atmel
Quantity:
10 000
27.6.5.2
32058J–AVR32–04/11
Early Read Wait State
In some cases, the SMC inserts a wait state cycle between a write access and a read access to
allow time for the write cycle to end before the subsequent read cycle begins. This wait state is
not generated in addition to a chip select wait state. The early read cycle thus only occurs
between a write and read access to the same memory device (same chip select).
• An early read wait state is automatically inserted if at least one of the following conditions is
• if the write controlling signal has no hold time and the read controlling signal has no setup time
• in NCS write controlled mode (WRITE_MODE = 0), if there is no hold timing on the NCS signal
• in NWE controlled mode (WRITE_MODE = 1) and if there is no hold timing (NWE_HOLD = 0),
Figure 27-18. Early Read Wait State: Write with No Hold Followed by Read with No Setup.
valid:
(Figure
and the NCS_RD_SETUP parameter is set to 0, regardless of the read mode
The write operation must end with a NCS rising edge. Without an Early Read Wait State, the
write operation could not complete properly.
the feedback of the write control signal is used to control address, data, chip select and byte
select lines. If the external write control signal is not inactivated as expected due to load
capacitances, an Early Read Wait State is inserted and address, data and control signals are
maintained one more cycle. See
NBS0, NBS1,
A0, A1
27-18).
CLK_SMC
A[25:2]
D[15:0]
NWE
NRD
Write cycle
Figure
No hold
27-20.
Early Read
Wait state
No setup
Read cycle
AT32UC3A
(Figure
27-19).
385

Related parts for AT32UC3A0128-ALUR