HD64F3672FY Renesas Electronics America, HD64F3672FY Datasheet - Page 182

IC H8 MCU FLASH 16K 48QFP

HD64F3672FY

Manufacturer Part Number
HD64F3672FY
Description
IC H8 MCU FLASH 16K 48QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300H Tinyr
Datasheet

Specifications of HD64F3672FY

Core Processor
H8/300H
Core Size
16-Bit
Speed
16MHz
Connectivity
SCI
Peripherals
PWM, WDT
Number Of I /o
26
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
48-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3672FY
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F3672FYV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 11 Timer W
11.6
The following types of contention or operation can occur in timer W operation.
1. The pulse width of the input clock signal and the input capture signal must be at least two
2. Writing to registers is performed in the T2 state of a TCNT write cycle.
3. Depending on the timing, TCNT may be incremented by a switch between different internal
4. If timer W enters module standby mode while an interrupt request is generated, the interrupt
Rev.4.00 Nov. 02, 2005 Page 156 of 304
REJ09B0143-0400
system clock ( ) cycles; shorter pulses will not be detected correctly.
If counter clear signal occurs in the T2 state of a TCNT write cycle, clearing of the counter
takes priority and the write is not performed, as shown in figure 11.24. If counting-up is
generated in the TCNT write cycle to contend with the TCNT counting-up, writing takes
precedence.
clock sources. When TCNT is internally clocked, an increment pulse is generated from the
rising edge of an internal clock signal, that is divided system clock ( ). Therefore, as shown in
figure 11.25 the switch is from a low clock signal to a high clock signal, the switchover is seen
as a rising edge, causing TCNT to increment.
request cannot be cleared. Before entering module standby mode, disable interrupt requests.
Usage Notes
Address
Write signal
Counter clear
signal
TCNT
Figure 11.24 Contention between TCNT Write and Clear
TCNT write cycle
N
TCNT address
T1
T2
H'0000

Related parts for HD64F3672FY