LTC695CSW#PBF Linear Technology, LTC695CSW#PBF Datasheet - Page 7

IC MPU SUPERVISRY CIRCUIT 16SOIC

LTC695CSW#PBF

Manufacturer Part Number
LTC695CSW#PBF
Description
IC MPU SUPERVISRY CIRCUIT 16SOIC
Manufacturer
Linear Technology
Type
Simple Reset/Power-On Resetr
Datasheet

Specifications of LTC695CSW#PBF

Number Of Voltages Monitored
1
Output
Open Drain or Open Collector
Reset
Active High/Active Low
Reset Timeout
140 ms Minimum
Voltage - Threshold
4.65V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (0.300", 7.5mm Width)
Number Of Elements
1
Monitored Voltage 1 (typ)
4.65V
Battery Backup Switching
Yes
Watchdog Timer
Yes
Chip Enable Signals
Yes
Reset Active Time
280ms
Manual Reset
No
Package Type
SOIC W
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.5V
Reset Threshold Voltage (max)
4.75V
Reset Threshold Voltage (min)
4.5V
Family Name
LTC695
Power Dissipation
500mW
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Power Fail Detection
Yes
Mounting
Surface Mount
Pin Count
16
Supply Current
1.5mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LTC695CSW#PBFLTC695CSW
Manufacturer:
LT
Quantity:
3 000
Company:
Part Number:
LTC695CSW#PBFLTC695CSW
Manufacturer:
LT/凌特
Quantity:
20 000
Company:
Part Number:
LTC695CSW#PBFLTC695CSW#TRPBF
Manufacturer:
LTNEAR
Quantity:
20 000
Company:
Part Number:
LTC695CSW#PBFLTC695CSW-3.3
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Company:
Part Number:
LTC695CSW#PBFLTC695CSW-3.3
Quantity:
150
PIN FUNCTIONS
PFO: Power Failure Output from C3. PFO remains high
when PFI is above 1.3V and goes low when PFI is below
1.3V. When V
PFO is forced low.
RESET: Logic Output for μP Reset Control. Whenever
V
typically) or V
to 5V, reset pulse generator forces RESET to remain active
low for a minimum of 35ms for the LTC690 /LTC691 (140ms
for the LTC694/LTC695). When the watchdog timer is
enabled but not serviced prior to a preset timeout period,
reset pulse generator also forces RESET to active low for a
minimum of 35ms for the LTC690/LTC691 (140ms for the
LTC694/5) for every preset timeout period (see Figure 11).
The reset active time is adjustable on the LTC691/LTC695.
An external pushbutton reset can be used in connection with
the RESET output. See Pushbutton Reset in Applications
Information section.
RESET: RESET is an active high logic ouput. It is the
inverse of RESET.
LOW LINE: Logic Output from Comparator C1. LOW⎯LINE
indicates a low line condition at the V
falls below the reset voltage threshold (4.65V typically),
LOW⎯LINE goes low. As soon as V
voltage threshold, LOW⎯LINE returns high (see Figure 1).
LOW⎯LINE goes low when V
Table 1).
WDI: Watchdog Input, WDI, is a three level input. Driving
WDI either high or low for longer than the watchdog timeout
period, forces both RESET and WDO low. Floating WDI
disables the watchdog timer. The timer resets itself with
each transition of the watchdog input (see Figure 11).
CC
falls below either the reset voltage threshold (4.65V,
BATT
CC
is lower than V
, RESET goes active low. After V
CC
BATT
drops below V
CC
, C3 is shut down and
rises above the reset
CC
input. When V
CC
BATT
returns
(see
CC
WDO: Watchdog Logic Output. When the watchdog input
remains either high or low for longer than the watchdog
timeout period, WDO goes low. WDO is set high whenever
there is a transition on the WDI pin, or LOW⎯LINE goes
low. The watchdog timer can be disabled by floating WDI
(see Figure 11).
CE IN: Logic input to the Chip⎯Enable gating circuit. CE IN
can be derived from microprocessor’s address line and/or
decoder output. See Applications Information section and
Figure 5 for additional information.
CE OUT: Logic Output on the Chip⎯Enable Gating Circuit.
When V
a buffered replica of CE IN. When V
voltage threshold CE OUT is forced high (see Figure 5).
OSC SEL: Oscillator Selection Input. When OSC SEL is high
or floating, the internal oscillator sets the reset active time
and watchdog timeout period. Forcing OSC SEL low, allows
OSC IN be driven from an external clock signal or external
capacitor be connected between OSC IN and GND.
OSC IN: Oscillator Input. OSC IN can be driven by
an external clock signal or external capacitor can be
connected between OSC IN and GND when OSC SEL is
forced low. In this configuration the nominal reset active
time and watchdog timeout period are determined by the
number of clocks or set by the formula (see Applications
Information section). When OSC SEL is high or floating,
the internal oscillator is enabled and the reset active time
is fixed at 50ms typical for the LTC691 and 200ms typical
for the LTC695. OSC IN selects between the 1.6 seconds
and 100ms typical watchdog timeout periods. In both
cases, the timeout period immediately after a reset is 1.6
seconds typical.
CC
is above the reset voltage threshold, CE OUT is
LTC690/LTC691
LTC694/LTC695
CC
is below the reset
7
690fe

Related parts for LTC695CSW#PBF