MAX793TESE+ Maxim Integrated Products, MAX793TESE+ Datasheet - Page 7

IC MPU SUPERVISORY CIRC 16SOIC

MAX793TESE+

Manufacturer Part Number
MAX793TESE+
Description
IC MPU SUPERVISORY CIRC 16SOIC
Manufacturer
Maxim Integrated Products
Type
Battery Backup Circuitr
Datasheet

Specifications of MAX793TESE+

Number Of Voltages Monitored
1
Output
Open Drain, Push-Pull
Reset
Active High/Active Low
Reset Timeout
140 ms Minimum
Voltage - Threshold
3.075V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (3.9mm Width)
Monitored Voltage
3 V or 3.3 V
Undervoltage Threshold
Adj V
Overvoltage Threshold
Adj V
Manual Reset
Resettable
Watchdog
Yes
Battery Backup Switching
Yes
Power-up Reset Delay (typ)
280 ms
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.1 V
Supply Current (typ)
62 uA (Typ)
Maximum Power Dissipation
696 mW
Mounting Style
SMD/SMT
Maximum Operating Temperature
+ 85 C
Chip Enable Signals
Yes
Minimum Operating Temperature
- 40 C
Output Type
Active High or Active Low or Open Drain
Power Fail Detection
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
______________________________________________________________Pin Description
MAX793/
MAX794
10
11
12
13
14
15
16
1
2
3
4
5
6
7
8
9
PIN
MAX795
1
2
3
4
5
6
7
8
_______________________________________________________________________________________
(MAX793)
(MAX794)
RESET IN
LOWLINE
BATT OK
BATT ON
CE OUT
3.0V/3.3V Adjustable Microprocessor
RESET
RESET
NAME
CE IN
BATT
WDO
GND
OUT
PFO
WDI
V
MR
PFI
CC
Supply Output for CMOS RAM. When V
V
V
Main Supply Input
Battery Status Output. High in normal operating mode when V
wise low. V
Reset Input. Connect to an external resistor-divider to select the reset threshold. The
reset threshold can be programmed anywhere in the V
Power-Fail Comparator Input. When PFI is less than V
PFO goes low; otherwise, PFO remains high (see Power-Fail Comparator section).
Connect to V
Logic Output/External Bypass Switch-Driver Output. High when OUT switches to BATT.
Low when OUT switches to V
BATT ON for I
Ground
Power-Fail Comparator Output. When PFI is less than V
V
tery freshness seal (see Battery Freshness Seal and Power-Fail Comparator sections).
Manual Reset Input. A logic low on MR asserts reset. Reset remains asserted as long as
MR is low and for 200ms after MR returns high. The active-low input has an internal
70µA pullup current. It can be driven from a TTL- or CMOS-logic line or shorted to
ground with a switch. Leave open if unused.
Watchdog Output. WDO goes low if WDI remains either high or low for longer than the
watchdog timeout period. WDO returns high on the next transition of WDI. WDO is a
logic high for V
Watchdog Input. If WDI remains either high or low for longer than the watchdog timeout
period, the internal watchdog timer runs out and WDO goes low. WDO returns high on
the next transition of WDI. Connect WDO to MR to generate a reset due to a watchdog
fault.
Chip-Enable Input. The input to the chip-enable gating circuit. Connect to GND if unused.
Chip-Enable Output. CE OUT goes low only when CE IN is low and reset is not asserted.
If CE IN is low when reset is asserted, CE OUT remains low for 10µs or until CE IN goes
high, whichever occurs first. CE OUT is pulled up to OUT.
Active-High Reset Output. Sources and sinks current. RESET is the inverse of RESET.
Early Power-Fail Warning Output. Low when V
generate an NMI to provide early warning of imminent power failure.
Open-Drain, Active-Low Reset Output. Pulses low for 200ms when triggered, and stays
low whenever V
for 200ms after either V
(WDO connected to MR), or MR goes low to high.
Backup-Battery Input. When V
BATT. When V
V
used.
BATT
CC
SW
CC
. V
, PFO goes low; otherwise, PFO remains high. PFO is also used to enable the bat-
falls below V
, OUT is connected to V
BATT
BATT
can exceed V
CC
OUT
CC
SW
CC
is checked continuously. Disabled and logic low while V
if unused.
SW
rises above the reset threshold or above V
requirements exceeding 75mA.
< V
is below the reset threshold or when MR is a logic low. It remains low
and V
CC
CC
< V
CC
BATT
rises above the reset threshold, the watchdog triggers a reset
. Connect V
RST
CC
CC
CC
, BATT connects to OUT.
. Connect the base/gate of PNP/PMOS transistor to
, and low when V
Supervisory Circuits
through an internal p-channel MOSFET switch. When
falls below V
FUNCTION
CC
CC
rises above the reset threshold or above
, OUT, and BATT together if no battery is
CC
SW
falls to V
CC
and V
is below V
PFT
SW
PFT
BATT
or when V
LR
to 5.5V range.
or when V
. This output can be used to
BATT
BATT
, OUT switches from V
SW
, OUT reconnects to
exceeds V
.
CC
CC
CC
falls below V
falls below
is below V
BOK
, other-
CC
SW
SW
to
,
.
7

Related parts for MAX793TESE+