MAX16060ATE+ Maxim Integrated Products, MAX16060ATE+ Datasheet - Page 16

IC SUPERVISOR QUAD 1% 16TQFN-EP

MAX16060ATE+

Manufacturer Part Number
MAX16060ATE+
Description
IC SUPERVISOR QUAD 1% 16TQFN-EP
Manufacturer
Maxim Integrated Products
Type
Multi-Voltage Supervisorr
Datasheet

Specifications of MAX16060ATE+

Number Of Voltages Monitored
4
Output
Open Drain or Open Collector
Reset
Active Low
Reset Timeout
140 ms/Adjustable Minimum
Voltage - Threshold
1.8V, 2.5V, 3.3V, Adj
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
16-TQFN Exposed Pad
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
RESET asserts low when any of the monitored voltages
fall below their respective thresholds or MR is asserted.
RESET remains asserted for the reset timeout period
after all monitored voltages exceed their respective
thresholds and MR is deasserted (see Figure 10). This
open-drain output has a 30µA internal pullup. An external
pullup resistor to any voltage from 0 to 5.5V overrides the
internal pullup if interfacing to different logic supply volt-
ages. Internal circuitry prevents reverse current flow from
the external pullup voltage to V
The reset timeout period can be adjusted to accommo-
date a variety of µP applications. Adjust the reset time-
out period (t
between SRT and GND. Calculate the reset timeout
capacitor as follows:
Connect SRT to V
timeout of 140ms (min).
1% Accurate, Quad-/Hex-/Octal-Voltage
µP Supervisors
Figure 9. Interfacing to a Different Logic Supply Voltage
16
_ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _
MAX16060
MAX16061
MAX16062
V
V
CC
CC
C
RP
GND
= 3.3V
SRT
) by connecting a capacitor (C
( )
CC
F
OUT_
=
for a factory-programmed reset
Reset Timeout Capacitor
t
RP
V
TH SRT
( )
s x I
100kΩ
CC
_
RESET
(Figure 9).
SRT
RESET Output
GND
V
5V
CC
SRT
)
Many µP-based products require manual reset capabil-
ity, allowing the operator, a test technician, or external
logic circuitry to initiate a reset. A logic-low on MR
asserts RESET low. RESET remains asserted while MR
is low, and during the reset timeout period (140ms min)
after MR returns high. The MR input has an internal
20kΩ pullup resistor to V
nected if not used. MR can be driven with TTL or
CMOS-logic levels, or with open-drain/collector outputs.
Connect a normally open momentary switch from MR to
GND to create a manual reset function. External
debounce circuitry is not required. If MR is driven from
long cables or if the device is used in a noisy environ-
ment, connecting a 0.1µF capacitor from MR to GND
provides additional noise immunity.
Figure 10. Output Timing Diagram
RESET
OUT_
V
IN_
TH_
t
t
RD
D
10%
10%
Manual Reset Input ( MR )
CC
, so it can be left uncon-
t
D
90%
t
RP
V
TH_
90%

Related parts for MAX16060ATE+