LTC3025EDC-2#TRMPBF Linear Technology, LTC3025EDC-2#TRMPBF Datasheet - Page 6

IC REG VLDO 500MA MICROPWR 6DFN

LTC3025EDC-2#TRMPBF

Manufacturer Part Number
LTC3025EDC-2#TRMPBF
Description
IC REG VLDO 500MA MICROPWR 6DFN
Manufacturer
Linear Technology
Datasheet

Specifications of LTC3025EDC-2#TRMPBF

Regulator Topology
Positive Fixed
Voltage - Output
1.2V
Voltage - Input
Up to 5.5V
Voltage - Dropout (typical)
0.045V @ 300mA
Number Of Regulators
1
Current - Output
500mA (Min)
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
6-DFN
Primary Input Voltage
5.5V
Output Voltage Fixed
3.6V
Dropout Voltage Vdo
45mV
No. Of Pins
6
Output Current
500mA
Voltage Regulator Case Style
DFN
Operating Temperature Range
-40°C To +125°C
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Limit (min)
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LTC3025EDC-2#TRMPBFLTC3025EDC-2
Manufacturer:
LT
Quantity:
10 000
PIN FUNCTIONS
LTC3025
BIAS (Pin 1): BIAS Input Voltage. BIAS provides internal
power for LTC3025 circuitry. The BIAS pin should be lo-
cally bypassed to ground if the LTC3025 is more than a
few inches away from another source of bulk capacitance.
In general, the output impedance of a battery rises with
frequency, so it is usually advisable to include an input
bypass capacitor in battery-powered circuits. A capacitor
in the range of 0.01μF to 0.1μF is usually suffi cient.
GND (Pin 2): Ground. Connect to a ground plane.
IN (Pin 3): Input Supply Voltage. The output load current
is supplied directly from IN. The IN pin should be locally
bypassed to ground if the LTC3025 is more than a few inches
away from another source of bulk capacitance. In general,
the output impedance of a battery rises with frequency, so
it is usually advisable to include an input bypass capacitor
when supplying IN from a battery. A capacitor in the range
of 0.1μF to 1μF is usually suffi cient.
OUT (Pin 4): Regulated Output Voltage. The OUT pin
supplies power to the load. A minimum ceramic output
BLOCK DIAGRAM
6
1
6
2
BIAS
SHDN
GND
SHDN
REFERENCE
0.4V
SOFT-START
capacitor of at least 1μF is required to ensure stability.
Larger output capacitors may be required for applications
with large transient loads to limit peak voltage transients.
See the Applications Information section for more informa-
tion on output capacitance.
ADJ (Pin 5): Adjust Input. This is the input to the error
amplifi er. The ADJ pin reference voltage is 0.4V referenced
to ground. The output voltage range is 0.4V to 3.6V and is
typically set by connecting ADJ to a resistor divider from
OUT to GND. See Figure 2.
SHDN (Pin 6): Shutdown Input, Active Low. This pin is
used to put the LTC3025 into shutdown. The SHDN pin
current is typically less than 10nA. The SHDN pin cannot
be left fl oating and must be tied to a valid logic level (such
as BIAS) if not used.
Exposed Pad (Pin 7): Ground and Heat Sink. Must be
soldered to PCB ground plane or large pad for optimal
thermal performance.
+
6μA
OUT
ADJ
IN
3025 BD
3
4
5
3025fb

Related parts for LTC3025EDC-2#TRMPBF