LCMXO256C-4TN100I Lattice, LCMXO256C-4TN100I Datasheet - Page 3

CPLD - Complex Programmable Logic Devices 256 LUTs 78 IO 1.8/2 .5/3.3V -4 Spd I

LCMXO256C-4TN100I

Manufacturer Part Number
LCMXO256C-4TN100I
Description
CPLD - Complex Programmable Logic Devices 256 LUTs 78 IO 1.8/2 .5/3.3V -4 Spd I
Manufacturer
Lattice
Datasheet

Specifications of LCMXO256C-4TN100I

Memory Type
SRAM
Number Of Macrocells
128
Maximum Operating Frequency
550 MHz
Delay Time
4.2 ns
Number Of Programmable I/os
78
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
Supply Current
13 mA
Maximum Operating Temperature
+ 100 C
Minimum Operating Temperature
- 40 C
Package / Case
TQFP-100
Mounting Style
SMD/SMT
Supply Voltage (max)
3.465 V
Supply Voltage (min)
1.71 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO256C-4TN100I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Introduction
Lattice Semiconductor
MachXO Family Data Sheet
The devices use look-up tables (LUTs) and embedded block memories traditionally associated with FPGAs for flex-
ible and efficient logic implementation. Through non-volatile technology, the devices provide the single-chip, high-
security, instant-on capabilities traditionally associated with CPLDs. Finally, advanced process technology and
careful design will provide the high pin-to-pin performance also associated with CPLDs.
®
The ispLEVER
design tools from Lattice allow complex designs to be efficiently implemented using the MachXO
family of devices. Popular logic synthesis tools provide synthesis library support for MachXO. The ispLEVER tools
use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in
the MachXO device. The ispLEVER tool extracts the timing from the routing and back-annotates it into the design
for timing verification.
1-2

Related parts for LCMXO256C-4TN100I