A40MX02-FPL68 Actel, A40MX02-FPL68 Datasheet - Page 43
A40MX02-FPL68
Manufacturer Part Number
A40MX02-FPL68
Description
FPGA - Field Programmable Gate Array 3K System Gates
Manufacturer
Actel
Datasheet
1.A40MX04-PLG44.pdf
(124 pages)
Specifications of A40MX02-FPL68
Processor Series
A40MX02
Core
IP Core
Number Of Macrocells
295
Number Of Programmable I/os
57
Delay Time
3.7 ns
Supply Voltage (max)
5.5 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA
Mounting Style
SMD/SMT
Supply Voltage (min)
3 V
Number Of Gates
3 K
Package / Case
PLCC-68
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A40MX02-FPL68
Manufacturer:
ACTEL/爱特
Quantity:
20 000
Table 28 •
Parameter Description
Input Module Predicted Routing Delays
t
t
t
t
t
Global Clock Network
t
t
t
t
t
t
f
Notes:
1. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
2. Set-up times assume fanout of 3. Further testing information can be obtained from the Timer utility.
3. The hold time for the DFME1A macro may be greater than 0 ns. Use the Timer tool from the Designer software to check the hold
4. Delays based on 35pF loading.
IRD1
IRD2
IRD3
IRD4
IRD8
CKH
CKL
PWH
PWL
CKSW
P
MAX
device performance. Post-route timing analysis or simulation is required to determine actual performance.
time for this macro.
A40MX02 Timing Characteristics (Nominal 5.0V Operation) (Continued)
(Worst-Case Commercial Conditions, V
FO=1 Routing Delay
FO=2 Routing Delay
FO=3 Routing Delay
FO=4 Routing Delay
FO=8 Routing Delay
Input Low to HIGH
Input High to LOW
Minimum Pulse
Width HIGH
Minimum Pulse
Width LOW
Maximum Skew
Minimum Period
Maximum
Frequency
FO = 16
FO = 128
FO = 16
FO = 128
FO = 16
FO = 128
FO = 16
FO = 128
FO = 16
FO = 128
FO = 16
FO = 128
FO = 16
FO = 128
1
Min. Max. Min. Max. Min. Max. Min. Max. Min. Max.
‘–3’ Speed
2.2
2.4
2.2
2.4
4.7
4.8
CC
188
181
2.1
2.6
3.1
3.6
5.7
4.6
4.6
4.8
4.8
0.4
0.5
= 4.75V, T
v6.1
‘–2’ Speed
2.6
2.7
2.6
2.7
5.4
5.6
J
= 70°C)
175
168
2.4
3.0
3.6
4.2
6.6
5.3
5.3
5.6
5.6
0.5
0.6
3.01
‘–1’ Speed
2.9
3.1
2.9
6.1
6.3
160
154
2.2
3.4
4.1
4.8
7.5
6.0
6.0
6.3
6.3
0.5
0.7
‘Std’ Speed
3.4
3.6
3.4
3.6
7.2
7.5
40MX and 42MX FPGA Families
139
134
3.2
4.0
4.8
5.6
8.8
7.0
7.0
7.4
7.4
0.6
0.8
10.0
10.4
‘–F’ Speed
4.8
5.1
4.8
5.1
12.4
10.4
10.4
4.5
5.6
6.7
7.8
9.8
9.8
0.8
1.2
83
80
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
1-37