LMH0040SQE National Semiconductor, LMH0040SQE Datasheet - Page 15

no-image

LMH0040SQE

Manufacturer Part Number
LMH0040SQE
Description
HD/SD/DVB-ASI SDI SERIALIZER, 48LLP
Manufacturer
National Semiconductor
Datasheet

Specifications of LMH0040SQE

Supply Voltage Range
2.375V To 2.625V, 3.135V To 3.465V
Digital Ic Case Style
LLP
No. Of Pins
48
Operating Temperature Range
-40°C To +85°C
Svhc
No SVHC (15-Dec-2010)
Operating Temperature
RoHS Compliant
Base Number
40
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LMH0040SQE/NOPB
Manufacturer:
NS
Quantity:
2 557
Part Number:
LMH0040SQE/NOPB
Manufacturer:
NS/国半
Quantity:
20 000
30017013
FIGURE 14. Typical LMH0050 CML Application Circuit
SERIAL JITTER OPTIMIZATION
The SER is capable of very low jitter operation, however it is
dependent on the TXCLK provided by the host in order to op-
erate, and depending on the quality of the TXCLK provided,
the SER output jitter may not be as low as it could be.
The SER includes circuitry to filter out any TXCLK jitter at fre-
quencies above 1MHz (see Figure 15), however, for frequen-
cies below 100 kHz, any jitter that is in the TXCLK is passed
directly through to the serialized output.
In most cases, passing the TXCLK through the FPGA will add
high frequency noise to the signal, which will be filtered out
by the SER, resulting in a clean output, however for better
jitter performance, it is best to minimize the noise that is on
the TXCLK that is provided to the SER. This can be done by
careful routing of the CLK signals, both within the FPGA and
on the board.
Very clean clocks can be derived from video reference signals
30017014
through the use of the LMH1981 Sync Separator and the
LMH1982 Clock Generator products from National Semicon-
FIGURE 15. SER Jitter Transfer Function
ductor. These products allow low jitter video frequency clocks
to be generated either independently, or phase locked to a
video reference signal.
15
www.national.com

Related parts for LMH0040SQE