GAL22V10D-25LPN LATTICE SEMICONDUCTOR, GAL22V10D-25LPN Datasheet - Page 14

IC, GAL, 25NS, DIP-24

GAL22V10D-25LPN

Manufacturer Part Number
GAL22V10D-25LPN
Description
IC, GAL, 25NS, DIP-24
Manufacturer
LATTICE SEMICONDUCTOR
Datasheet

Specifications of GAL22V10D-25LPN

Logic Type
EEPLD
Propagation Delay
25ns
No. Of I/o's
10
Frequency
38.5MHz
Supply Current Max
90mA
Supply Voltage Range
4.75V To 5.25V
Operating Temperature Range
0°C To +75°C
Logic Case Style
DIP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GAL22V10D-25LPN
Manufacturer:
LATTICE
Quantity:
22 102
Part Number:
GAL22V10D-25LPN
Manufacturer:
LATTICE
Quantity:
8 000
Part Number:
GAL22V10D-25LPN
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
GAL22V10D-25LPNI
Manufacturer:
LATTICE
Quantity:
230
Part Number:
GAL22V10D-25LPNI
Manufacturer:
LATTICE
Quantity:
20 000
Circuitry within the GAL22V10 provides a reset signal to all reg-
isters during power-up. All internal registers will have their Q out-
puts set low after a specified time (tpr, 1µs MAX). As a result, the
state on the registered output pins (if they are enabled) will be
either high or low on power-up, depending on the programmed
polarity of the output pins. This feature can greatly simplify state
machine design by providing a known state on power-up. The
timing diagram for power-up is shown below. Because of the asyn-
Power-Up Reset
Input/Output Equivalent Schematics
(Vref Typical = 3.2V)
PIN
PIN
ESD
Protection
Circuit
ESD
Protection
Circuit
INTERNAL REGISTER
Typical Input
OUTPUT REGISTER
OUTPUT REGISTER
Vcc
Active Pull-up
Circuit
ACTIVE HIGH
ACTIVE LOW
Q - OUTPUT
Vref
C L K
V c c
Vcc
Vcc (min.)
Vcc
t
14
pr
chronous nature of system power-up, some conditions must be
met to guarantee a valid power-up reset of the GAL22V10. First,
the Vcc rise must be monotonic. Second, the clock input must
be at static TTL level as shown in the diagram during power up.
The registers will reset within a maximum of tpr time. As in nor-
mal system operation, avoid clocking the device until all input and
feedback path setup times have been met. The clock must also
meet the minimum pulse width requirements.
Internal Register
Reset to Logic "0"
Device Pin
Reset to Logic "1"
Device Pin
Reset to Logic "0"
Data
Output
t
wl
Specifications GAL22V10
t
su
Tri-State
Control
Feedback
Typical Output
Vcc
Active Pull-up
Circuit
Feedback
(To Input Buffer)
Vref
(Vref Typical = 3.2V)
PIN
PIN

Related parts for GAL22V10D-25LPN