AT80C51RD2-3CSUM Atmel, AT80C51RD2-3CSUM Datasheet - Page 12

no-image

AT80C51RD2-3CSUM

Manufacturer Part Number
AT80C51RD2-3CSUM
Description
IC, 8BIT MCU, 80C51, 40MHZ, DIP-40
Manufacturer
Atmel
Datasheet

Specifications of AT80C51RD2-3CSUM

Controller Family/series
80C51
No. Of I/o's
32
Ram Memory Size
1280Byte
Cpu Speed
40MHz
No. Of Timers
3
No. Of Pwm Channels
5
Digital Ic Case Style
DIP
Core Size
8 Bit
Rohs Compliant
Yes
Processor Series
AT80x
Core
8051
Data Bus Width
8 bit
Program Memory Type
ROMLess
Data Ram Size
1280 B
Interface Type
UART, SPI
Maximum Clock Frequency
60 MHz
Number Of Programmable I/os
32
Number Of Timers
3
Operating Supply Voltage
2.7 V to 5.5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
Package / Case
PDIL-40
3rd Party Development Tools
PK51, CA51, A51, ULINK2
Minimum Operating Temperature
0 C
Cpu Family
AT80
Device Core
8051
Device Core Size
8b
Frequency (max)
40MHz
Program Memory Size
Not Required
Total Internal Ram Size
1.25KB
# I/os (max)
32
Number Of Timers - General Purpose
3
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
2.7V
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Through Hole
Pin Count
40
Package Type
PDIP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
7. Dual Data Pointer Register
Figure 7-1.
12
AT80C51RD2
7
Use of Dual Pointer
AUXR1(A2H)
The additional data pointer can be used to speed up code execution and reduce code size.
The dual DPTR structure is a way by which the chip will specify the address of an external data
memory location. There are two 16-bit DPTR registers that address the external memory, and a
single bit called DPS = AUXR1.0 (see Table 7-1) that allows the program code to switch
between them (Refer to Figure 7-1).
Table 7-1.
AUXR1- Auxiliary Register 1(0A2h)
Reset Value: XXXX XXXX0b
Not bit addressable
Note:
Number
Bit
7
-
DPS
7
6
5
4
3
2
1
0
0
1. Bit 2 stuck at 0; this allows to use INC AUXR1 to toggle DPS without changing GF3.
AUXR1 Register
Mnemonic
6
-
DPS
GF3
Bit
0
DPH(83H) DPL(82H)
-
-
-
-
-
Description
Reserved
The value read from this bit is indeterminate. Do not set this bit.
Reserved
The value read from this bit is indeterminate. Do not set this bit.
Reserved
Reserved
The value read from this bit is indeterminate. Do not set this bit.
This bit is a general purpose user flag.
Always cleared
Reserved
The value read from this bit is indeterminate. Do not set this bit.
Data Pointer Selection
Cleared to select DPTR0.
Set to select DPTR1.
DPTR1
5
-
DPTR0
(1)
.
4
-
GF3
3
External Data Memory
2
0
1
-
4113D–8051–01/09
DPS
0

Related parts for AT80C51RD2-3CSUM