DSPIC30F6010AT-20E/PT Microchip Technology, DSPIC30F6010AT-20E/PT Datasheet - Page 3

no-image

DSPIC30F6010AT-20E/PT

Manufacturer Part Number
DSPIC30F6010AT-20E/PT
Description
IC,DSP,16-BIT,CMOS,TQFP,80PIN,PLASTIC
Manufacturer
Microchip Technology
Series
dsPIC™ 30Fr

Specifications of DSPIC30F6010AT-20E/PT

Rohs Compliant
YES
Core Processor
dsPIC
Core Size
16-Bit
Speed
20 MIPS
Connectivity
CAN, I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, Motor Control PWM, QEI, POR, PWM, WDT
Number Of I /o
68
Program Memory Size
144KB (48K x 24)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 16x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
80-TFQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DM300019 - BOARD DEMO DSPICDEM 80L STARTERXLT80PT3 - SOCKET TRAN ICE 80MQFP/TQFPAC164320 - MODULE SKT MPLAB PM3 80TQFPAC30F007 - MODULE SKT FOR DSPIC30F 80TQFPDM300020 - BOARD DEV DSPICDEM MC1 MOTORCTRL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC30F6010AT-20E/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
TABLE 2:
© 2010 Microchip Technology Inc.
Note 1:
Module
CAN
ADC
QEI
QEI
I
2
C
Only those issues indicated in the last column apply to the current silicon revision.
Accumulation
Accumulation
Consumption
Bus Collision
RX Filters 3,
Timer Gated
Timer Gated
SILICON ISSUE SUMMARY (CONTINUED)
Feature
in Sleep
4 and 5
Current
Mode
Mode
Mode
Number
Item
18.
19.
20.
21.
22.
When the I
generates a glitch on the SDA and SCL pins, causing a false
communication start in a single-master configuration or a bus
collision in a multi-master configuration.
CAN Receive filters 3, 4 and 5 may not work for a given
combination of instruction cycle speed and CAN bit time quanta.
When Timer Gated Accumulation is enabled, the QEI does not
generate an interrupt on every falling edge.
When Timer Gated Accumulation is enabled, and an external
signal is applied, the POSCNT increments and generates an
interrupt after a match with MAXCNT.
If the ADC module is in an enabled state when the device enters
Sleep Mode, the power-down current (I
exceed the device data sheet specifications.
2
C module is enabled, the dsPIC
Issue Summary
dsPIC30F6010A/6015
PD
) of the device may
®
DSC device
DS80458C-page 3
Revisions
A2 A3 A4
X
X
X
X
X
Affected
X
X
X
X
X
(1)
X
X
X
X
X

Related parts for DSPIC30F6010AT-20E/PT