AD8197BASTZ-RL Analog Devices Inc, AD8197BASTZ-RL Datasheet
AD8197BASTZ-RL
Specifications of AD8197BASTZ-RL
Available stocks
Related parts for AD8197BASTZ-RL
AD8197BASTZ-RL Summary of contents
Page 1
FEATURES 4 inputs, 1 output HDMI/DVI links Enables HDMI 1.3-compliant receiver Pin-to-pin compatible with the AD8197A 4 TMDS channels per link Supports 250 Mbps to 2.25 Gbps data rates Supports 25 MHz to 225 MHz pixel clocks Equalized inputs allow ...
Page 2
AD8197B TABLE OF CONTENTS Features .............................................................................................. 1 Applications....................................................................................... 1 Typical Application........................................................................... 1 Functional Block Diagram .............................................................. 1 General Description ......................................................................... 1 Product Highlights ........................................................................... 1 Revision History ............................................................................... 2 Specifications..................................................................................... 3 Absolute Maximum Ratings............................................................ 5 Thermal Resistance ...................................................................... 5 Maximum ...
Page 3
SPECIFICATIONS T = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, AVEE = 0 V, DVEE = 0 V, differential input A swing = 1000 mV, TMDS ...
Page 4
AD8197B Parameter 5 SERIAL CONTROL INTERFACE Input High Voltage Input Low Voltage Output High Voltage Output Low Voltage PARALLEL CONTROL INTERFACE Input High Voltage Input Low Voltage ...
Page 5
ABSOLUTE MAXIMUM RATINGS Table 2. Parameter AVCC to AVEE DVCC to DVEE DVEE to AVEE VTTI VTTO AMUXVCC Internal Power Dissipation High Speed Input Voltage High Speed Differential Input Voltage Low Speed Input Voltage and Parallel Logic ...
Page 6
AD8197B PIN CONFIGURATION AND FUNCTION DESCRIPTIONS AVCC 1 PIN 1 INDICATOR IN_B0 2 IP_B0 3 AVEE 4 IN_B1 5 IP_B1 6 VTTI 7 IN_B2 8 IP_B2 9 AVEE 10 IN_B3 11 IP_B3 12 AVCC 13 IN_A0 14 IP_A0 15 AVEE ...
Page 7
Pin No. Mnemonic 23 IN_A3 24 IP_A3 26 I2C_ADDR0 27 I2C_ADDR1 28 I2C_ADDR2 29, 95 DVEE 30 PP_CH0 31 PP_CH1 32, 38, 47 DVCC 33 ON0 34 OP0 35, 41 VTTO 36 ON1 37 OP1 39 ON2 40 OP2 42 ...
Page 8
AD8197B Pin No. Mnemonic 89 AUX_COM1 90 AUX_COM0 91 AUX_B3 92 AUX_B2 93 AUX_B1 94 AUX_B0 96 AUX_A3 97 AUX_A2 98 AUX_A1 99 AUX_A0 100 PP_OTO high speed low speed input ...
Page 9
TYPICAL PERFORMANCE CHARACTERISTICS T = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, AVEE = 0 V, DVEE = 0 V, differential input A swing = 1000 ...
Page 10
AD8197B T = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, AVEE = 0 V, DVEE = 0 V, differential input A swing = 1000 mV, TMDS ...
Page 11
T = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, AVEE = 0 V, DVEE = 0 V, differential input A swing = 1000 mV, TMDS outputs ...
Page 12
AD8197B T = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, AVEE = 0 V, DVEE = 0 V, differential input A swing = 1000 mV, TMDS ...
Page 13
THEORY OF OPERATION INTRODUCTION The AD8197B is a pin-to-pin HDMI 1.3 receive-compliant replacement for the AD8197A. The primary function of the AD8197B is to switch one of four (HDMI or DVI) single link sources to one output. Each HDMI/DVI link ...
Page 14
AD8197B VTTO 50Ω 50Ω OPx DISABLE I OUT AVEE Figure 26. High Speed Output Simplified Schematic The AD8197B requires output termination resistors when the high speed outputs are enabled. Termination can be internal and/or external. The internal terminations of the ...
Page 15
SERIAL CONTROL INTERFACE RESET On initial power-up any point in operation, the AD8197B register set can be restored to the status of the parallel control interface pins and some preprogrammed default values by pulling the RESET pin to ...
Page 16
AD8197B I2C_SCL GENERAL CASE FIXED PART START ADDR I2C_SDA ADDR EXAMPLE I2C_SDA 1 2 READ PROCEDURE To read data from the AD8197B register set (such as a microcontroller) needs to send the appropriate control signals to the AD8197B ...
Page 17
PARALLEL CONTROL INTERFACE The AD8197B can be partially controlled through the parallel interface using the PP_EN, PP_CH[1:0], PP_EQ, PP_PRE[1:0], PP_OTO, and PP_OCL pins. Logic levels for the parallel interface pins are set in accordance with the specifications listed in Table ...
Page 18
AD8197B SERIAL INTERFACE CONFIGURATION REGISTERS The serial interface configuration registers can be read and written using the I The least significant bits of the AD8197B I to 3.3 V (Logic (Logic 0). As soon as the ...
Page 19
HIGH SPEED DEVICE MODES REGISTER HS_EN: High Speed (TMDS) Channels Enable Bit Table 6. HS_EN Description HS_EN Description 0 High speed channels off, low power/standby mode 1 High speed channels on HS_CH[1:0]: High Speed (TMDS) Switch Source Select Bus Table ...
Page 20
AD8197B TRANSMITTER SETTINGS REGISTER TX_PE[1:0]: High Speed (TMDS) Output Pre-Emphasis Level Select Bus (For All TMDS Channels) Table 15. TX_PE[1:0] Description TX_PE[1:0] Description 00 No pre-emphasis (0 dB) 01 Low pre-emphasis (2 dB) 10 Medium pre-emphasis (4 dB) 11 High ...
Page 21
PARALLEL INTERFACE CONFIGURATION REGISTERS The parallel interface configuration registers can be directly set using the PP_EN, PP_CH[1:0], PP_EQ, PP_PRE[1:0], PP_OTO, and PP_OCL pins. This interface is accessible only after the part is reset and before any registers are accessed using ...
Page 22
AD8197B HIGH SPEED DEVICE MODES REGISTER PP_EN: High Speed (TMDS) Channels Enable Bit Table 19. PP_EN Description PP_EN Description 0 High speed channels off, low power/standby mode 1 High speed channels on PP_CH[1:0]: High Speed (TMDS) Switch Source Select Bus ...
Page 23
APPLICATION INFORMATION Figure 31. Layout of the TMDS Traces on the AD8197B Evaluation Board (Only Top Signal Routing Layer is Shown) The AD8197B is an HDMI/DVI switch, featuring equalized TMDS inputs and pre-emphasized TMDS outputs in- tended for ...
Page 24
AD8197B The length of cable that can be used in a typical HDMI/DVI application depends on a large number of factors, including: • Cable quality: the quality of the cable in terms of conductor wire gauge and shielding. Thicker conductors ...
Page 25
TMDS signals away from other signals and noise sources on the PCB. Both traces of a given differential pair must be equal in length to minimize intrapair skew. Maintaining the physical symmetry of a differential pair is ...
Page 26
AD8197B the AD8197B and do not need to be routed with the same strict considerations as the high speed TMDS signals. In general sufficient to route each auxiliary signal as a single-ended trace. These signals are not sensitive ...
Page 27
Power Supply Bypassing The AD8197B requires minimal supply bypassing. When powering the supplies individually, place a 0.01 μF capacitor between each 3.3 V supply pin (AVCC, DVCC, VTTI, and VTTO) and ground to filter out supply noise. Generally, bypass capacitors ...
Page 28
... PLANE VIEW A ROTATED 90° CCW ORDERING GUIDE Model Temperature Range 1 AD8197BASTZ −40°C to +85°C AD8197BASTZ-RL 1 −40°C to +85°C 1 AD8197B-EVALZ RoHS Compliant Part. ©2008 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. ...