AD9650-80EBZ Analog Devices Inc, AD9650-80EBZ Datasheet - Page 42
AD9650-80EBZ
Manufacturer Part Number
AD9650-80EBZ
Description
16Bit Hi SNR 80 Msps Dual ADC
Manufacturer
Analog Devices Inc
Datasheets
1.AD9650-25EBZ.pdf
(44 pages)
2.AD9650-25EBZ.pdf
(10 pages)
3.AD9650-25EBZ.pdf
(40 pages)
Specifications of AD9650-80EBZ
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD9650
MEMORY MAP REGISTER DESCRIPTIONS
For additional information about functions controlled in
Register 0x00 to Register 0xFF, see the AN-877 Application Note,
Interfacing to High Speed ADCs via SPI.
SYNC Control (Register 0x100)
Bits[7:3]—Reserved
Bit 2—Clock Divider Next SYNC Only
If the master SYNC enable bit (Address 0x100, Bit 0) and the clock
divider SYNC enable bit (Address 0x100, Bit 1) are high, Bit 2
allows the clock divider to synchronize to the first SYNC pulse it
receives and to ignore the rest. The clock divider SYNC enable bit
(Address 0x100, Bit 1) resets after it synchronizes.
Rev. 0 | Page 42 of 44
Bit 1—Clock Divider SYNC Enable
Bit 1 gates the SYNC pulse to the clock divider. The SYNC
signal is enabled when Bit 1 is high and Bit 0 is high. This is
continuous SYNC mode.
Bit 0—Master SYNC Enable
Bit 0 must be high to enable any of the SYNC functions. If the
SYNC capability is not used, this bit should remain low to
conserve power.