CY28547LFXC Silicon Laboratories Inc, CY28547LFXC Datasheet - Page 4

no-image

CY28547LFXC

Manufacturer Part Number
CY28547LFXC
Description
Clock Generators & Support Products CK505 Mobile System Clock
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of CY28547LFXC

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY28547LFXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CY28547LFXC
Quantity:
10
Part Number:
CY28547LFXCT
Manufacturer:
SpectraLi
Quantity:
2 203
Part Number:
CY28547LFXCT
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Serial Data Interface
To enhance the flexibility and function of the clock synthesizer,
a two-signal serial interface is provided. Through the Serial
Data Interface, various device functions, such as individual
clock output buffers, can be individually enabled or disabled.
The registers associated with the Serial Data Interface
initialize to their default setting upon power-up, and therefore
use of this interface is optional. Clock device register changes
are normally made upon system initialization, if any are
required. The interface cannot be used during system
operation for power management functions.
Table 2. Frequency Select Table FSA, FSB, and FSC
Table 3. Command Code Definition
Table 4. Block Read and Block Write Protocol
.......................Document #: 001-05103 Rev *B Page 4 of 24
FSC
1
0
0
0
18:11
27:20
36:29
45:38
(6:0)
Bit
8:2
Bit
10
19
28
37
46
....
....
....
....
1
9
7
FSB
0
0
1
1
Start
Slave address–7 bits
Write
Acknowledge from slave
Command Code–8 bits
Acknowledge from slave
Byte Count–8 bits
(Skip this step if I
Acknowledge from slave
Data byte 1–8 bits
Acknowledge from slave
Data byte 2–8 bits
Acknowledge from slave
Data Byte/Slave Acknowledges
Data Byte N–8 bits
Acknowledge from slave
Stop
0 = Block read or block write operation, 1 = Byte read or byte write operation
Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be
'0000000'
FSA
1
1
1
0
Block Write Protocol
100 MHz
133 MHz
166 MHz
200 MHz
CPU
2
C_EN bit set)
Description
100 MHz
100 MHz
100 MHz
100 MHz
SRC
PCIF/PCI
33 MHz
33 MHz
33 MHz
33 MHz
Description
Data Protocol
The clock driver serial protocol accepts byte write, byte read,
block write, and block read operations from the controller. For
block write/read operation, the bytes must be accessed in
sequential order from lowest to highest byte (most significant
bit first) with the ability to stop after any complete byte has
been transferred. For byte write and byte read operations, the
system controller can access individually indexed bytes. The
offset of the indexed byte is encoded in the command code,
as described in Table 3.
The block write and block read protocol is outlined in Table 4
while Table 5 outlines the corresponding byte write and byte
read protocol. The slave receiver address is 11010010 (D2h)
27:21
37:30
46:39
55:48
18:11
8:2
Bit
10
19
20
28
29
38
47
56
....
....
....
1
9
27 MHz
27 MHz
27 MHz
27 MHz
27MHz
Start
Slave address–7 bits
Write
Acknowledge from slave
Command Code–8 bits
Acknowledge from slave
Repeat start
Slave address–7 bits
Read = 1
Acknowledge from slave
Byte Count from slave–8 bits
Acknowledge
Data byte 1 from slave–8 bits
Acknowledge
Data byte 2 from slave–8 bits
Acknowledge
Data bytes from slave/Acknowledge
Data Byte N from slave–8 bits
NOT Acknowledge
14.318 MHz
14.318 MHz
14.318 MHz
14.318 MHz
Block Read Protocol
REF
Description
96 MHz
96 MHz
96 MHz
96 MHz
DOT96
CY28547
48 MHz
48 MHz
48 MHz
48 MHz
USB

Related parts for CY28547LFXC