M25PE16-VMW6G NUMONYX, M25PE16-VMW6G Datasheet - Page 20

no-image

M25PE16-VMW6G

Manufacturer Part Number
M25PE16-VMW6G
Description
Flash Mem Serial-SPI 3.3V 16M-Bit 2M x 8 8ns 8-Pin SOIC W Tube
Manufacturer
NUMONYX
Datasheet

Specifications of M25PE16-VMW6G

Package
8SOIC W
Cell Type
NOR
Density
16 Mb
Architecture
Sectored
Block Organization
Symmetrical
Typical Operating Supply Voltage
3.3 V
Sector Size
64KByte x 32
Timing Type
Synchronous
Operating Temperature
-40 to 85 °C
Interface Type
Serial-SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PE16-VMW6G
Manufacturer:
ST
0
Instructions
6
20/58
Instructions
All instructions, addresses and data are shifted in and out of the device, most significant bit
first.
Serial data input (D) is sampled on the first rising edge of Serial Clock (C) after Chip Select
(S) is driven Low. Then, the one-byte instruction code must be shifted in to the device, most
significant bit first, on serial data input (D), each bit being latched on the rising edges of
Serial Clock (C).
The instruction set is listed in
Every instruction sequence starts with a one-byte instruction code. Depending on the
instruction, this might be followed by address bytes, or by data bytes, or by both or none.
In the case of a read data bytes (READ), read data bytes at higher speed (Fast_Read), read
identification (RDID), read status register (RDSR), or read lock register (RDLR) instruction,
the shifted-in instruction sequence is followed by a data-out sequence. Chip Select (S) can
be driven High after any bit of the data-out sequence is being shifted out.
In the case of a page write (PW), page program (PP), write to lock register (WRLR), page
erase (PE), sector erase (SE), subsector erase (SSE), bulk erase (BE), write status register
(WRSR), write enable (WREN), write disable (WRDI), deep power-down (DP) or release
from deep power-down (RDP) instruction, Chip Select (S) must be driven High exactly at a
byte boundary, otherwise the instruction is rejected, and is not executed. That is, Chip
Select (S) must driven High when the number of clock pulses after Chip Select (S) being
driven Low is an exact multiple of eight.
All attempts to access the memory array during a write cycle, program cycle or erase cycle
are ignored, and the internal write cycle, program cycle or erase cycle continues unaffected.
Table
5.
M25PE16

Related parts for M25PE16-VMW6G