XC2C384-10FT256I Xilinx Inc, XC2C384-10FT256I Datasheet - Page 10

no-image

XC2C384-10FT256I

Manufacturer Part Number
XC2C384-10FT256I
Description
CPLD CoolRunner™-II Family 9K Gates 384 Macro Cells 125MHz 0.18um (CMOS) Technology 1.8V 256-Pin FTBGA
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC2C384-10FT256I

Package
256FTBGA
Family Name
CoolRunner™-II
Device System Gates
9000
Number Of Macro Cells
384
Maximum Propagation Delay Time
10 ns
Number Of User I/os
212
Number Of Logic Blocks/elements
24
Typical Operating Supply Voltage
1.8 V
Maximum Operating Frequency
125 MHz
Number Of Product Terms Per Macro
40
Operating Temperature
-40 to 85 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2C384-10FT256I
Manufacturer:
XILINX
Quantity:
94
Part Number:
XC2C384-10FT256I
Manufacturer:
XILINX
Quantity:
648
Part Number:
XC2C384-10FT256I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2C384-10FT256I
Manufacturer:
XILINX
0
CoolRunner-II CPLD Family
Design Security
Designs can be secured during programming to prevent
either accidental overwriting or pattern theft via readback.
Four independent levels of security are provided on-chip,
10
Figure 10: CoolCLOCK Created by Cascading Clock Divider and DualEDGE Option
Figure 9: Macrocell Clock Chain with DualEDGE Option Shown
Synch Reset
CLK_CT
PTC
GCK2
CTC
PTC
GCK0
GCK1
GCK2
GCK0
GCK1
GCK2
www.xilinx.com
Clock
In
Synch Rst
eliminating any electrical or visual detection of configuration
patterns. These security bits can be reset only by erasing
the entire device. See
÷10
÷12
÷14
÷16
÷2
÷4
÷6
÷8
PTC
PTC
D/T
CE
CK
D/T
CE
CK
DS090_09_121201
FIF
Latch
DualEDGE
FIF
Latch
DualEDGE
WP170
Q
DS090 (v3.1) September 11, 2008
Q
for more detail.
Product Specification
R

Related parts for XC2C384-10FT256I